**DATASHEET** ## **Contents** | 1 | FE/ | AIURES | 5 | |---|-----|-------------------------------------------------------------|----| | 2 | GE | NERAL DESCRIPTIONS | 6 | | 3 | ME | EMORY ORGANIZATION | 9 | | 4 | DE | VICE OPERATIONS | 10 | | | 4.1 | SPI Mode | 10 | | | 4.2 | QPI Mode | 10 | | | 4.3 | QUAD DTR MODE | 10 | | | 4.4 | RESET FUNCTION | 10 | | | 4.5 | ECC Function | 11 | | | 4.6 | Data Strobe Function | 11 | | 5 | DA | TA PROTECTION | 12 | | 6 | DA | TA INTEGRITY CHECK | 14 | | | 6.1 | ECC (Error Checking and Correcting) | 14 | | | 6.2 | ECS# (Error corrected Signal) Pin | 15 | | | 6.3 | Parity Check (CRC) | 15 | | 7 | RE | GISTERS | 16 | | | 7.1 | Status Register | 16 | | | 7.2 | Flag Status Register | 17 | | | 7.3 | Extended Address Register | 18 | | 8 | INT | TERNAL CONFIGURATION REGISTER | 20 | | | 8.1 | Nonvolatile Configuration Register | 20 | | | 8.2 | VOLATILE CONFIGURATION REGISTER | 22 | | | 8.3 | Supported Clock Frequencies | 25 | | | 8.4 | DATA SEQUENCE WRAPS BY DENSITY | 25 | | 9 | СО | DMMAND DESCRIPTIONS | 27 | | | 9.1 | Enable 4-Byte Mode (B7H) | 32 | | | 9.2 | DISABLE 4-BYTE MODE (E9H) | 32 | | | 9.3 | Write Enable (WREN) (06H) | 33 | | | 9.4 | Write Disable (WRDI) (04H) | 33 | | | 9.5 | Write Enable for Volatile Status Register (50H) | 32 | | | 9.6 | Write Status Register (WRSR) (01H) | 34 | | | 9.7 | Write Extended Address Register (C5H) | 35 | | | 9.8 | Write Nonvolatile/Volatile Configuration Register (B1H/81H) | 36 | | | 9.9 | READ STATUS REGISTER (05H) | 37 | | 9.10 | 0 Read Flag Status Register (70H) | 38 | |------|--------------------------------------------------------------|----| | 9.11 | 1 READ NONVOLATILE/VOLATILE CONFIGURATION REGISTER (B5H/85H) | 39 | | 9.12 | 2 READ EXTENDED ADDRESS REGISTER (C8H) | 40 | | 9.13 | 3 READ DATA BYTES (03H/13H) | 41 | | 9.14 | 4 READ DATA BYTES AT HIGHER SPEED (OBH/OCH) | 42 | | 9.15 | 5 QUAD OUTPUT FAST READ (6BH/6CH) | 43 | | 9.16 | 6 Quad I/O Fast Read (EBH/ECH) | 44 | | 9.17 | 7 Quad I/O DTR Read (EDH/EEH) | 46 | | 9.18 | 8 Раде Program (PP) (02H/12H) | 48 | | 9.19 | 9 Quad Page Program (32H/34H) | 49 | | 9.20 | 0 Extend Quad Page Program (C2H/3EH) | 51 | | 9.21 | 1 Sector Erase (SE) (20H/21H) | 52 | | 9.22 | 2 32KB BLOCK ERASE (BE32) (52H/5CH) | 53 | | 9.23 | 3 64KB BLOCK ERASE (BE64) (D8H/DCH) | 54 | | 9.24 | 4 CHIP ERASE (CE) (60/C7H) | 55 | | 9.25 | 5 ENABLE QPI (38H) | 56 | | 9.26 | 6 DISABLE QPI (FFH) | 56 | | 9.27 | 7 DEEP POWER-DOWN (DP) (B9H) | 56 | | 9.28 | 8 RELEASE FROM DEEP POWER-DOWN (ABH) | 57 | | 9.29 | 9 READ UNIQUE ID (4BH) | 58 | | 9.30 | 0 Read Identification (RDID) (9FH/9EH) | 59 | | 9.31 | . , , , | | | 9.32 | 2 PROGRAM/ERASE RESUME (PER) (7AH) | 61 | | 9.33 | 3 Erase Security Registers (44H) | 62 | | 9.34 | 4 Program Security Registers (42H) | 63 | | 9.35 | 5 READ SECURITY REGISTERS (48H) | 64 | | 9.36 | 6 Individual Block/Sector Lock (36H)/Unlock (39H)/Read (3DH) | 65 | | 9.37 | 7 GLOBAL BLOCK/SECTOR LOCK (7EH) OR UNLOCK (98H) | 68 | | 9.38 | 8 Enable Reset (66H) and Reset (99H) | 68 | | 9.39 | 9 READ SERIAL FLASH DISCOVERABLE PARAMETER (5AH) | 69 | | 10 | ELECTRICAL CHARACTERISTICS | 71 | | 10.1 | 1 Power-On Timing | 71 | | 10.2 | | | | 10.3 | | | | 10.4 | | | | 10.5 | | | | 10.6 | 6 AC Characteristics | 75 | | 11 | ORDERING INFORMATION | 81 | | 11.1 | 1 VALID PART NUMBERS | 82 | | 12 | PACKAGE INFORMATION | 83 | | 12 1 | 1 PACKAGE SOP16 300MII | 83 | | 12.2 | PACKAGE TFBGA-24BALL (5x5 ball array) | 84 | |------|---------------------------------------|----| | 13 | REVISION HISTORY | 85 | ### 1 FEATURES - · 1G-bit Serial Flash - 128M-Byte - 256 Bytes per programmable page - Standard, Quad SPI, DTR,QPI - Standard SPI: SCLK, CS#, SI, SO, WP#, RESET# - Quad SPI: SCLK, CS#, IO0, IO1, IO2, IO3, RESET# - QPI: SCLK, CS#, IO0, IO1, IO2, IO3, RESET# - SPI DTR (Double Transfer Rate) Read - 3 or 4-Byte Address Mode - · High Speed Clock Frequency - 200MHz for fast read with 30PF load - Quad I/O Data transfer up to 664Mbits/s - QPI Mode Data transfer up to 664Mbits/s - DTR Quad I/O Data transfer up to 200MBytes/s with DQS - Allows XIP (eXecute in Place) Operation - High speed Read reduce overall XiP instruction fetch time - Continuous Read with Wrap further reduce data latency to fill up SoC cache - Software/Hardware Write Protection - Write protect all/portion of memory via software - Enable/Disable protection with WP# Pin - Advanced Sector Protection - Top or Bottom selection - Data Integrity Check - On-chip ECC (1-bit correction every 8-Byte) (1) - CRC detects accidental changes to raw data - · Fast Program/Erase Speed - Page Program time: 0.18ms typical - Sector Erase time: 30ms typical - Block Erase time: 0.1/0.2s typical - Chip Erase time: 100s typical - Flexible Architecture - Sector of 4K-Byte - Block of 32/64K-Byte - Erase/Program Suspend/Resume - Low Power Consumption - 40µA typical stand-by current - 12µA typical power-down current - · Advanced Security Features - 128-bit Unique ID - 4K-Byte Security Registers With OTP Lock - · Single Power Supply Voltage - Full voltage range: 1.65~2.0V - · Endurance and Data Retention - Minimum 100,000 Program/Erase Cycles - 20-year data retention typical - · Package Information - TFBGA-24ball (5x5 Ball Array) - SOP16 300mil #### Note: 1. When ECC is enabled, it is required to program minimum one or multiple aligned 8-Byte granularities. Every aligned 8-Byte granularity should only be programmed once before Erase to ensure correct ECC operations. ### 2 GENERAL DESCRIPTIONS The GD55LT01GE (1G-bit) Serial flash supports the standard Serial Peripheral Interface (SPI), and supports the Quad SPI and DTR mode: Serial Clock, Chip Select, Serial Data I/O0 (SI), I/O1 (SO), I/O2 (WP#), I/O3,DQS, ECS# and RESET#. The Quad I/O & Quad output data is transferred with speed of 83MBytes/s, and the DTR Quad I/O data is transferred with speed of 200MBytes/s. #### **CONNECTION DIAGRAM AND PIN DESCRIPTION** Figure 1 Connection Diagram for SOP16 package Table 1 Pin Description for SOP16 package | Pin No. | Pin Name | I/O | Description | |---------|-----------|-----|-------------------------------------------------------| | 1 | IO3 | I/O | Data Input Output 3 | | 2 | VCC | | Power Supply | | 3 | RESET# | I | Reset Input | | 6/11 | DNU | | Do Not Use (It may connect to internal signal inside) | | 7 | CS# | I | Chip Select Input | | 8 | SO (IO1) | I/O | Data Output (Data Input Output 1) | | 9 | WP# (IO2) | I/O | Data Input Output 2 | | 10 | VSS | | Ground | | 13 | DQS | 0 | Data Strobe Signal Output | | 15 | SI (IO0) | I/O | Data Input (Data Input Output 0) | | 16 | SCLK | I | Serial Clock Input | #### Note: - 1. CS# must be driven high if chip is not selected. Please don't leave CS# floating any time after power is on. - 2. The DNU pin must be floating. It may connect to internal signal inside. - 3. The NC pin is not connected to any internal signal. It is OK to connect it to the system ground (GND) or leave it floating. 4. RESET# will remain internal pull up function while this pin is not physically connected in system configuration. However, the internal pull up function will be disabled if the system has physical connection to RESET#. Figure 2 Connection Diagram for TFBGA24 5x5 ball array package 24-BALL TFBGA (5x5 ball array) Table 2 Ball Description for TFBGA24 5x5 ball array package | Pin No. | Pin Name | I/O | Description | |----------|-----------|-----|-------------------------------------------------------| | A4 | RESET# | I | Reset Input | | A5 | ECS# | 0 | ECC Correction Signal | | B2 | SCLK | I | Serial Clock Input | | B3/C1/E5 | VSS | | Ground | | B4/D1/E4 | VCC | | Power Supply | | C2 | CS# | I | Chip Select Input | | С3 | DQS | 0 | Data Strobe Signal Output | | C4 | WP# (IO2) | I/O | Data Input Output 2 | | C5 | DNU | | Do Not Use (It may connect to internal signal inside) | | D2 | SO (IO1) | I/O | Data Output (Data Input Output 1) | | D3 | SI (IO0) | I/O | Data Input (Data Input Output 0) | | D4 | IO3 | I/O | Data Input Output 3 | #### Note: - 1. CS# must be driven high if chip is not selected. Please don't leave CS# floating any time after power is on. - 2. The DNU ball must be floating. It may connect to internal signal inside. - 3. The NC ball is not connected to any internal signal. It is OK to connect it to the system ground (GND) or leave it floating. - 4. RESET# will remain internal pull up function while this pin is not physically connected in system configuration. However, the internal pull up function will be disabled if the system has physical connection to RESET#. ### **BLOCK DIAGRAM** #### 3 **MEMORY ORGANIZATION** ### GD55LT01GE | Each device has | Each block has | Each sector has | Each page has | | |-----------------|----------------|-----------------|---------------|---------| | 128M | 64/32K | 4K | 256 | Bytes | | 512K | 256/128 | 16 | - | pages | | 32K | 16/8 | - | - | sectors | | 2K/4K | - | - | - | blocks | ## UNIFORM BLOCK SECTOR ARCHITECTURE ## 2 64K Bytes Block Sector Architecture | Block | Sector | Addres | s range | |-------|--------|----------|----------| | | 32767 | 7FFF000H | 7FFFFFH | | 2047 | | | | | | 32752 | 7FF0000H | 7FF0FFFH | | | 32751 | 7FEF000H | 7FEFFFFH | | 2046 | | | | | | 32736 | 7FE0000H | 7FE0FFFH | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 47 | 02F000H | 02FFFFH | | 2 | | | | | | 32 | 020000H | 020FFFH | | | 31 | 01F000H | 01FFFFH | | 1 | | | | | | 16 | 010000H | 010FFFH | | | 15 | 00F000H | 00FFFFH | | 0 | | | | | | 0 | 000000Н | 000FFFH | ### 4 DEVICE OPERATIONS #### 4.1 SPI Mode #### Standard SPI The GD55LT01GE features a serial peripheral interface on 4 signals bus: Serial Clock (SCLK), Chip Select (CS#), Serial Data Input (SI) and Serial Data Output (SO). Both SPI bus mode 0 and 3 are supported. Input data is latched on the rising edge of SCLK and data shifts out on the falling edge of SCLK. #### **Quad SPI** The GD55LT01GE supports Quad SPI operation when using the "Quad Output Fast Read", "Quad I/O Fast Read", "Quad Page Program" (6BH/6CH, EBH/ECH, 32H/34H, C2H/3EH) commands. These commands allow data to be transferred to or from the device at four times the rate of the standard SPI. When using the Quad SPI command the SI and SO pins become bidirectional I/O pins: IO0 and IO1. #### **DTR Quad SPI** The GD55LT01GE supports DTR Quad SPI operation when using the "DTR Quad I/O Fast Read" (EDH/EEH) command. These commands allow data to be transferred to or from the device at eight times the rate of the standard SPI, and data output will be latched on both rising and falling edges of the serial clock. When using the DTR Quad SPI command the SI and SO pins become bidirectional I/O pins: IO0 and IO1. #### 4.2 QPI Mode The GD55LT01GE supports Quad Peripheral Interface (QPI) operations only when the device is switched from Standard/Quad SPI mode to QPI mode using the "Enable the QPI (38H)" command. The QPI mode utilizes all four IO pins to input the command code. Standard/Quad SPI mode and QPI mode are exclusive. Only one mode can be active at any given times. "Enable the QPI (38H)" and "Disable the QPI (FFH)" commands are used to switch between these two modes. Upon power-up and after software reset using "Enable Reset (66H) and Reset (99H)" command, the default state of the device is Standard/Quad SPI mode. #### 4.3 Quad DTR Mode The GD55LT01GE supports Quad DTR operations only when the device is in Quad DTR mode, which could be entered by setting Byte<0> in Configuration Register as E7H/C7H with the "Write Volatile Configuration Register command (81H)". The Quad DTR Mode utilizes all four IO pins to input the command code latched on the rising edge of SCLK. All four IO pins are used to input the address output the data on both rising and falling edges of SCLK. #### 4.4 RESET Function The RESET# pin allows the device to be reset by the control. The RESET# pin goes low for a minimum period of tRLRH will reset the flash. After reset cycle, the flash is at the following states: - Standby mode - All the volatile bits will return to the default status as power on. #### 4.5 ECC Function The ECC Correction Signal (ECS#) pin is provided to the system hardware designers to determine the ECC status during any Read operation. The ECS# pin will be pulled low during any 8-Byte Read data output period in which an ECC event has occurred. ECS# pin can be used to represent SEC (Single Error Correction) event. ECC Correction Signal Output pin is an Open-Drain connection. #### 4.6 Data Strobe Function DQS signal indicates output data valid for DTR modes and is required to support high speed data output. DQS pin is used for READ but not for WRITE operations, which is configured by nonvolatile and volatile configuration register Byte <0>. DQS pin is not required in extended-SPI protocol except to achieve high frequency for specific DTR commands. When data strobe function is enabled, DQS signal is driven to ground once CS# goes LOW till the device is driving output data, in which case DQS toggles to synchronize data output. When data strobe function is not enabled, DQS signal is not driven. #### 5 **DATA PROTECTION** The GD55LT01GE provide the following data protection methods: - Write Enable (WREN) command: The WREN command is set the Write Enable Latch bit (WEL). The WEL bit will return to reset by the following situation: - Power-Up/ Software reset (66H+99H) - Write Disable (WRDI) - Write Status Register (WRSR) - Write Extended Address Register (WEAR) - Write Nonvolatile Configuration Register (WNVCR) - Write Volatile Configuration Register (WVCR) - Page Program (PP) - Sector Erase (SE) / Block Erase (BE) / Chip Erase (CE) - Erase Security Registers / Program Security Registers - ◆ Software Protection Mode: - -The Block Protect (BP4, BP3, BP2, BP1, and BP0) bits define the section of the memory array that can be read but cannot be changed. - Individual Block Protection bit provides the protection selection of each individual block. - ◆ Hardware Protection Mode: WP# goes low to protect the BP0~BP4 bits and SRP0 bit. - ◆ Deep Power-Down Mode: In Deep Power-Down Mode, all commands are ignored except the Release from Deep Power-Down Mode command and reset command (66H+99H). Table 3. GD55LT01GE Block Protected area size | | Status I | Register | Conter | ıt | | Memory Content | | | |-----|----------|----------|--------|-----|--------------|---------------------|---------|--------------| | BP4 | ВР3 | BP2 | BP1 | BP0 | Blocks | Addresses | Density | Portion | | Х | 0 | 0 | 0 | 0 | NONE | NONE | NONE | NONE | | 0 | 0 | 0 | 0 | 1 | 2047 | 07FF0000h-07FFFFFh | 64KB | Upper 1/2048 | | 0 | 0 | 0 | 1 | 0 | 2046 to 2047 | 07FE0000h-07FFFFFh | 128KB | Upper 1/1024 | | 0 | 0 | 0 | 1 | 1 | 2044 to 2047 | 07FC0000h-07FFFFFh | 256KB | Upper 1/512 | | 0 | 0 | 1 | 0 | 0 | 2040 to 2047 | 07F80000h-07FFFFFh | 512KB | Upper 1/256 | | 0 | 0 | 1 | 0 | 1 | 2032 to 2047 | 07F00000h-07FFFFFh | 1MB | Upper 1/128 | | 0 | 0 | 1 | 1 | 0 | 2016 to 2047 | 07E00000h-07FFFFFh | 2MB | Upper 1/64 | | 0 | 0 | 1 | 1 | 1 | 1984 to 2047 | 07C00000h-07FFFFFh | 4MB | Upper 1/32 | | 0 | 1 | 0 | 0 | 0 | 1920 to 2047 | 07800000h-07FFFFFh | 8MB | Upper 1/16 | | 0 | 1 | 0 | 0 | 1 | 1792 to 2047 | 07000000h-07FFFFFh | 16MB | Upper 1/8 | | 0 | 1 | 0 | 1 | 0 | 1536 to 2047 | 06000000h-07FFFFFh | 32MB | Upper 1/4 | | 0 | 1 | 0 | 1 | 1 | 1024 to 2047 | 04000000h-07FFFFFh | 64MB | Upper 1/2 | | 1 | 0 | 0 | 0 | 1 | 0 | 00000000h-0000FFFFh | 64KB | Lower 1/2048 | | 1 | 0 | 0 | 1 | 0 | 0 to 1 | 00000000h-0001FFFFh | 128KB | Lower 1/1024 | | 1 | 0 | 0 | 1 | 1 | 0 to 3 | 00000000h-0003FFFFh | 256KB | Lower 1/512 | | 1 | 0 | 1 | 0 | 0 | 0 to 7 | 00000000h-0007FFFFh | 512KB | Lower 1/256 | | 1 | 0 | 1 | 0 | 1 | 0 to 15 | 00000000h-000FFFFh | 1MB | Lower 1/128 | | 1 | 0 | 1 | 1 | 0 | 0 to 31 | 00000000h-001FFFFh | 2MB | Lower 1/64 | |---|---|---|---|---|-----------|---------------------|-------|------------| | 1 | 0 | 1 | 1 | 1 | 0 to 63 | 00000000h-003FFFFFh | 4MB | Lower 1/32 | | 1 | 1 | 0 | 0 | 0 | 0 to 127 | 00000000h-007FFFFh | 8MB | Lower 1/16 | | 1 | 1 | 0 | 0 | 1 | 0 to 255 | 00000000h-00FFFFFh | 16MB | Lower 1/8 | | 1 | 1 | 0 | 1 | 0 | 0 to 511 | 00000000h-01FFFFFh | 32MB | Lower 1/4 | | 1 | 1 | 0 | 1 | 1 | 0 to 1023 | 00000000h-03FFFFFh | 64MB | Lower 1/2 | | Х | 1 | 1 | Х | Х | ALL | 00000000h-07FFFFFh | 128MB | ALL | Table 4. GD55LT01GE Individual Block Protection (WPS=0) | Block | Sector | Addres | s range | Individual Block Lock Operation | |-------|-------------|------------|------------|---------------------------------| | | 32767 | 07FF F000h | 07FF FFFFh | 2048 Blocks | | 2047 | | | | Block Lock: 36H+Address | | | 32752 | 07FF 0000h | 07FF 0FFFh | Block Unlock: 39H+Address | | 2046 | 32736~32751 | 07FE 0000h | 07FE FFFFh | Read Block Lock: 3DH+Address | | | | | | Global Block Lock: 7EH | | | | | | Global Block Unlock: 98H | | | | | | | | 1 | 16~31 | 0001 0000h | 0001 FFFFh | | | | 15 | 0000 F000h | 0000 FFFFh | | | 0 | | | | | | | 0 | 0000 0000h | 0000 0FFFh | | #### Notes: - 1. Protection configuration: This bit is used to select which Write Protect scheme should be used. - 2. Individual Block Protection bits are volatile lock bits. Each volatile bit corresponds to and provides volatile protection for an individual memory sector, which is locked temporarily (protection is cleared when the device is reset or powered down). - 3. The first and last sectors will have volatile protections at the 4KB sector level. Each 4KB sector in these sectors can be individually locked by volatile lock bits setting. ### 6 DATA INTEGRITY CHECK The data storage and transmission errors will cause unexpected Flash device variation that makes a harmful impact on overall system functions. To prevent these errors, GD55LT01GE product provides advanced Data Integrity Check function. For the data storage and data transmission in the flash device, Data Integrity Check can check errors and correct them, allowing self-checking and preventing errors in advance. The Data Integrity Check function includes two methods: - ECC (Error Checking and Correcting): to prevent the data storage errors - CRC (Cyclic Redundancy Check): to prevent the data transmission errors The register data and software signals can also be used to associate the Data Integrity Check function to fully record the results of checking, and can also immediately feedback. ## **6.1** ECC (Error Checking and Correcting) Error Correction Codes (ECC) is a commonly used technique in non-volatile memory to reduce the device Bit Error Rate (BER) during the device operation life and improve device reliability. To achieve error detection and correction, redundancy data must be added to store the ECC calculation results for a given length of data. In GD55LT01GE, every aligned 8-Byte data (A[2:0] = 0, 0, 0) stored in the memory array will be checked by the internal ECC engine using SEC (Single Error Correction) Hsiao Codes algorithm. With 8-Byte ECC data granularity, ECC calculation latency time can be minimized and highest level of data integrity can be preserved. The default value of all memory data is FFH (Erased) when the device is shipped from the factory. A "Page Program (02H/12H)" or "Quad Page Program (32H/34H)" or "Extended Quad Page Program (C2H/3EH)" command can be used to program the user data into the memory array. When ECC is enabled (ECC=1 in Configuration Register), ECC calculation will be performed during the internal programming operation and the results are stored in the redundancy or spare area of the memory array. It is necessary to program every page in aligned 8-Byte granularity so that ECC engine can store the correct ECC information. It is also required that every aligned 8-Byte data granularity can only be programmed once to avoid additional ECC calculation in the same granularity resulting incorrect ECC results. A technique previously known as "Incremental Byte/Bit Programming to the same Byte location" cannot be used for GD55LT01GE when ECC is enabled. During data read operations, the internal ECC engine will check the ECC results stored in the spare area and apply necessary error correction or error detection to the main array data being read out. It is necessary to check the ECC Status Bits (SEC) in the Status Register after every Read operation to see if the data read out contains one error or not. A Read operation can start from any Byte address and continue through the entire memory array, so it is not necessary to align the 8-Byte granularity boundary address to start a Read command. Additional hardware monitoring of the ECC status can also be used to observe the ECC status in real time during any data output. When configured, the ECS# (ECC Correction Signal) pin will be pulled low during any aligned 8-Byte data output if it contains SEC event. The SEC bit can be reset through anyone of the following situations: - Sending a new Read Command - Issuing Software Reset Command - Hardware Reset - Power-up cycle ## 6.2 ECS# (Error corrected Signal) Pin The ECS# pin is a real time hardware signal to feedback the ECC correction status. The ECS# pin is designed as an open drain structure. In normal situation, the ECS# is kept on High-Z state. Once error correction begins, the ECS# pin will pull low during the whole ECC chunk unit after a duration of tECSV delay timing The ECS# (ECC Correction Signal) pin will be pulled low during any aligned 8-Byte data output if it contains SEC (Single Error Correction) event. Figure 4. ECS# Timing ## 6.3 Parity Check (CRC) The parity check function can only be operated in DTR read mode, and it is not supported in STR mode. The bit7~6 in Byte<4> of the Configuration Register can set the parity check function. For read operation after the Parity check function is enabled, the data CRC bit should be output by each CRC chunk unit. Otherwise, read CRC code might be error. The CRC Chunk size can be configured as 16-Byte, 32-Byte, or 64-Byte by the Configuration Register setting. However, when the device enters the "Read with Wrap" mode, while the CRC function is also enabled, and the CRC Chunk size will be set to be identical with the Wrap Length (16-Byte, 32-Byte, or 64-Byte) by internal circuitry. Only when the device is not in the "Read with Wrap" mode, the original CRC Chunk size setting will be restored. The data CRC Bytes are calculated by exclusive-OR on each I/O bus in the CRC chunk. Figure 5. CRC Timing ### 7 REGISTERS ## 7.1 Status Register Table 5. Status Register | No. | Bit Name | Description | Note | |-----|----------|----------------------------|-----------------------| | S7 | SRP0 | Status Register Protection | Non-volatile writable | | S6 | BP4 | Block Protect Bits | Non-volatile writable | | S5 | BP3 | Block Protect Bits | Non-volatile writable | | S4 | BP2 | Block Protect Bits | Non-volatile writable | | S3 | BP1 | Block Protect Bits | Non-volatile writable | | S2 | BP0 | Block Protect Bits | Non-volatile writable | | S1 | WEL | Write Enable Latch | Volatile, read only | | S0 | WIP | Erase/Write In Progress | Volatile, read only | The status and control bits of the Status Register are as follows: #### WIP bit The Write in Progress (WIP) bit indicates whether the memory is busy in program/erase/write status register or configuration register progress. When WIP bit sets to 1, means the device is busy in program/erase/write status register or configuration register progress, when WIP bit sets 0, means the device is not in program/erase/write status register or configuration register progress. #### WEL bit The Write Enable Latch (WEL) bit indicates the status of the internal Write Enable Latch. When set to 1 the internal Write Enable Latch is set, when set to 0 the internal Write Enable Latch is reset and no Write, Program or Erase command is accepted. #### BP4, BP3, BP2, BP1, BP0 bits The Block Protect (BP4, BP3, BP2, BP1, and BP0) bits are non-volatile. They define the size of the area to be software protected against Program and Erase commands. These bits are written with the Write Status Register (WRSR) command. When the Block Protect (BP4, BP3, BP2, BP1, and BP0) bits are set to 1, the relevant memory area becomes protected against Page Program (PP), Sector Erase (SE) and Block Erase (BE) commands. The Block Protect (BP4, BP3, BP2, BP1, and BP0) bits can be written provided that the Hardware Protected mode has not been set. The Chip Erase (CE) command is executed only if none sector or block is protected. #### SRP0 bit The Status Register Protect SRP0 bit are non-volatile Read/Write bits in the status register. The SRP0 bit in conjunction with SRP1 bit (Reference Configuration Register) control the method of write protection: software protection, hardware protection, power supply lock-down or one time programmable protection. | SRP1 | SRP0 | WP# | Status Register | Description | |------|------|-----|--------------------|--------------------------------------------------------------------------------------| | Х | 0 | x | Software Protected | The Status Register can be written to after a Write Enable command, WEL=1. (Default) | | 0 | 1 | 0 | Hardware Protected | WP#=0, the Status Register locked and cannot be written to. | |---|---|---|---------------------------------|---------------------------------------------------------------------------------------------------| | 0 | 1 | 1 | Hardware Unprotected | WP#=1, the Status Register is unlocked and can be written to after a Write Enable command, WEL=1. | | 1 | 1 | х | One Time Program <sup>(1)</sup> | Status Register is permanently protected and cannot be written to. | #### NOTE: 1. This feature is available on special order. Please contact GigaDevice for details. #### 7.2 Flag Status Register **Table 6. Flag Status Register** | No. | Bit Name | Description | Note | |-----|----------|----------------------|---------------------| | FS7 | RY/BY# | Ready/Busy# | Volatile, read only | | FS6 | SUS1 | Erase Suspend | Volatile, read only | | FS5 | EE | Erase Error bit | Volatile, read only | | FS4 | PE | Program Error bit | Volatile, read only | | FS3 | Reserved | Reserved | Volatile, read only | | FS2 | SUS2 | Program Suspend | Volatile, read only | | FS1 | PTE | Protection Error bit | Volatile, read only | | FS0 | ADS | Current Address Mode | Volatile, read only | The status and control bits of the Flag Status Register are as follows: #### **ADS** bit The Address Status (ADS) bit is a read only bit that indicates the current address mode the device is operating in. The device is in 3-Byte address mode when ADS=0 (default), and in 4-Byte address mode when ADS=1. #### PTE bit The PTE bit is a read only bit that indicates a program or erase failure. Indicates whether an ERASE or PROGRAM operation has attempted to modify the protected array sector, or whether a PROGRAM operation has attempted to access the locked OTP space. PTE is cleared to "0" after program or erase operation resumes. #### SUS1, SUS2 bits The SUS1 and SUS2 bits are read only bit in the Flag Status Register (FS6 and FS2) that are set to 1 after executing an Erase/Program Suspend (75H) command (The Erase Suspend will set the SUS1 to 1, and the Program Suspend will set the SUS2 to 1). The SUS1 and SUS2 bits are cleared to 0 by Erase/Program Resume (7AH) command, software reset (66H+99H) command as well as a power-down, power-up cycle. #### PE bit The Program Error (PE) bit is a read only bit that indicates a program failure. It will also be set when the user attempts to program a protected array sector or access the locked OTP space. PE is cleared to "0" after program operation resumes #### **EE** bit The Erase Error (EE) bit is a read only bit that indicates an erase failure. It will also be set when the user attempts to erase a protected array sector or access the locked OTP space. EE is cleared to "0" after erase operation resumes #### RY/BY# bit The RY/BY# bit is a read only bit that indicates Program or Erase Status bit. Indicates whether one of the following command cycles is in progress: WRITE STATUS REGISTER, WRITE NONVOLATILE CONFIGURATION REGISTER, PROGRAM, or ERASE. ## 7.3 Extended Address Register **Table 7 Extended Address Register** | No. | Name | Description | Note | |-----|----------|-----------------------------|---------------------| | EA7 | SEC | Single Error Correction Bit | Volatile, read only | | EA6 | Reserved | Reserved | Reserved | | EA5 | Reserved | Reserved | Reserved | | EA4 | Reserved | Reserved | Reserved | | EA3 | Reserved | Reserved | Reserved | | EA2 | A26 | Address bit | Volatile writable | | EA1 | A25 | Address bit | Volatile writable | | EA0 | A24 | Address bit | Volatile writable | The extended address register is only used when the address mode is 3-Byte mode, as to set the higher address. The default value of the address bit is "0". For the read operation, the whole array can be continually read out with one command. Data output starts from the selected 128Mb, and it can cross the boundary. When the last Byte of the segment is reached, the next Byte (in a continuous reading) is the first Byte of the next segment. However, the EAR (Extended Address Register) value does not change. The random access reading can only be operated in the selected segment. The Chip erase command will erase the whole chip and is not limited by EAR selected segment. However, the sector erase, block erase, program operation are limited in selected segment and will not cross the boundary. #### A26, A25, A24 bits The Extended Address Bits are used only when the device is operating in the 3-Byte Address Mode (ADS=0), which is volatile writable by C5H command. If Configuration Register Byte <5> set to FEH, or an "Enter 4-Byte Address Mode (B7H)" instruction is issued, the device will require 4-Byte address input for all address related instructions, and the Extended Address Bit setting will be ignored. | A26, A25, A24 | Die# | Address | |---------------|------|-----------------------| | 000 | 0 | 0000 0000h-00FF FFFFh | | 001 | 0 | 0100 0000h-01FF FFFFh | | 010 | 0 | 0200 0000h-02FF FFFFh | | 011 | 0 | 0300 0000h-03FF FFFFh | | 100 | 1 | 0400 0000h-04FF FFFFh | | 101 | 1 | 0500 0000h-05FF FFFFh | |-----|---|-----------------------| | 110 | 1 | 0600 0000h-06FF FFFFh | | 111 | 1 | 0700 0000h-07FF FFFFh | #### **SEC** bit SEC (Single Error Correction) Status Bit are used to show the ECC results for the last Read operation. SEC bit will be cleared to 0 once the device accepts a new Read command. | SEC | Definitions | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | No ECC events in all aligned 8-Byte granularities | | 1 | SEC events in single or multiple 8-Byte granularities, and the data is OK to use. (Unless it contains more than one odd bit errors in 8-Byte granularity) | ### INTERNAL CONFIGURATION REGISTER The memory configuration is set by an internal configuration register that is not directly accessible to users. The user can change the default configuration at power up by using the WRITE NONVOLATILE CONFIGURATION REGISTER. Information from the nonvolatile configuration register overwrites the internal configuration register during power on or after a reset. The user can change the configuration during device operation using the WRITE VOLATILE CONFIGURATION REGISTER command. Information from the volatile configuration registers overwrite the internal configuration register immediately after the WRITE command completes. #### 8.1 **Nonvolatile Configuration Register** Nonvolatile Configuration Register bits set the device configuration after power-up or reset. All bits are erased (FFh) unless stated otherwise. This register is read from and written to using the READ NONVOLATILE CONFIGURATION REGISTER and the WRITE NONVOLATILE CONFIGURATION REGISTER commands, respectively. The commands use the main array address scheme, but only the LSB is used to access different register settings, thereby providing up to 256 Bytes of registers (See the table below for the details). A WRITE command to a reserved address will set the device to the default status of the corresponding Byte. | | Table 8 Nonvolatile Configuration Register | | | | | | | | | | |-------|--------------------------------------------|----------------------------------------------------------------------------------------|------|------|------------------|------|------|------|------|-------------------------------| | Addr | Settings | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 | Description | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | STR with DQS (Default) | | | | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | STR W/O DQS | | <0> | I/O mode | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | Quad DTR with DQS | | | | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | Quad DTR W/O DQS | | | | Othe | rs | | | | | | | Reserved | | l <1> | Dummy cycle | 0 | 0 | 0 | 0 | 0 | | | 0 | Initiation Dummy According to | | | configuration(1-7) | onfiguration <sup>(1-7)</sup> $\begin{vmatrix} 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 $ | | | Specific Command | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 3 Dummy | |-----|---------------------------------------------------------------------------------------|-----------------------------|---------------------------------------|---------------|---------------|---------------|---------------|----------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------| | | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 4 Dummy | | | | | | | | | | | | 05~1D: 5~29 Dummy | | | | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 30 Dummy | | | | Othe | rs | | | | | 1 | Г | Reserved | | | | x | x | x | x | x | x | x | 0 | Security Registers unlocked | | | | | | | | | | | | (Default) | | <2> | OTP configuration | х | х | х | х | х | х | х | 1 | Security Registers Locked | | 12 | O'll comiguration | х | х | х | 0 | х | х | х | х | SRP1 Unlocked (Default) | | | | х | х | х | 1 | х | х | х | х | SRP1 Locked | | | | Othe | rs | | | | | | | Reserved | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 50 Ohm (Default) | | | Driver Ctronath | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 35 Ohm | | <3> | Driver Strength | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 25 Ohm | | | configuration | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 18 Ohm | | | | Othe | rs | | | | | | | Reserved | | | | 1 | 1 | х | х | х | х | х | х | CRC Disabled (Default) | | | | 1 | 0 | х | х | х | х | х | х | 16-Byte CRC | | | CRC configuration | 0 | 1 | х | х | х | х | х | х | 32-Byte CRC | | | | 0 | 0 | х | х | х | х | х | х | 64-Byte CRC | | | | х | х | 1 | 1 | х | х | х | х | ODT Disabled (Default) | | | | х | х | 1 | 0 | х | х | х | х | 150-Ohm ODT | | | On die termination | х | х | 0 | 1 | х | х | х | х | 100-Ohm ODT | | <4> | | х | х | 0 | 1 | х | х | х | х | 50-Ohm ODT | | | 5.5 5 | х | х | х | х | 1 | х | х | х | DLP Disabled | | | DLP configuration | х | х | х | х | 0 | х | х | х | DLP Enabled | | | Protection | х | х | х | х | х | 1 | х | х | BP Protection (Default) | | | configuration | х | х | х | х | х | 0 | х | х | WPS Protection <sup>(8)</sup> | | | | х | х | х | х | х | х | х | 1 | ECC Enabled | | | ECC configuration | х | х | х | х | х | х | х | 0 | ECC Disabled (Default) | | | | Othe | rs | 1 | | | | | | Reserved | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 3-Byte Address (Default) | | <5> | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 4-Byte Address | | | addr. configuration | Othe | rs | | 1 | <u> </u> | <u> </u> | I | | Reserved | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | XIP Disabled (Default) | | <6> | XIP configuration <sup>(9)</sup> | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | XIP Enabled | | 101 | XII comiguration | Othe | rs | <u> </u> | <u> </u> | <u> </u> | | | <u> </u> | Reserved | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Wrap Disabled (Default) | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 64-Byte Wrap | | <7> | Wrap configuration | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | | | | . 5 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | | | | | | | | 1 | | | <u> </u> | | - | | <6> | Beyond 128Mb addr. configuration XIP configuration <sup>(9)</sup> Wrap configuration | Other 1 1 Other 1 1 1 1 1 1 | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | 1 1 1 1 1 1 1 | 1 1 1 1 1 1 1 | 1 1 1 1 1 1 1 | 1 1 1 1 1 1 1 | 1<br>1<br>1<br>1<br>1<br>0 | 1<br>0<br>1<br>0 | Reserved 3-Byte Address (Default) 4-Byte Address Reserved XIP Disabled (Default) XIP Enabled Reserved Wrap Disabled (Default) | #### Notes: - 1. The number of cycles must be set to accord with the clock frequency, which varies by the type of FAST READ command (See Supported Clock Frequencies table). Insufficient dummy clock cycles for the operating frequency causes the memory to read incorrect data. - 2. 03H/13H: SPI 0 dummy; QPI&DTR N/A - 3. 05H/70H/9EH/9FH: SPI&QPI 0 dummy; DTR 8 dummy. - 4. 3DH: SPI 0dummy; QPI&DTR 8 dummy. - 5. 4BH/5AH/B5H/85H: SPI&QPI&DTR 8 dummy. - 6. 0BH/0CH/6BH/6CH/48H: SPI 8dummy; QPI&DTR dummy follow CONFIGURATION REGISTER<1> (initiation = 16 dummy) - 7. EBH/ECH/EDH/EEH: SPI&QPI&DTR dummy follow CONFIGURATION REGISTER<1> (initiation = 16 dummy) - 8. When WPS protection is enabled, the entire memory array is being protected after Power-up or Reset. - 9. Only Quad I/O (EBH and ECH) and DTR Quad I/O fast read (EDH and EEH) support wrap read and XIP operation. ## 8.2 Volatile Configuration Register Volatile Configuration Register bits temporarily set the device configuration after power-up or reset. All bits are erased (FFh) unless stated otherwise. This register is read from and written to using the READ VOLATILE CONFIGURATION REGISTER and the WRITE VOLATILE CONFIGURATION REGISTER commands, respectively. The commands use the main array address scheme; however, only the LSB is used to access different register settings to provide up to 256 Bytes of registers (See the table below for the details). A WRITE command to a reserved address will set the device to the default status of the corresponding Byte. **Table 9 Volatile Configuration Register** | Addr | Settings | bit7 | bit6 | bit5 | bit4 | bit3 | bit2 | bit1 | bit0 | Description | |------|--------------------------------|-------|------|------|------|------|------|------|------|-------------------------------| | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | STR with DQS (Default) | | | | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | STR W/O DQS | | <0> | I/O mode | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | Quad DTR with DQS | | | | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | Quad DTR W/O DQS | | | | Other | s | , | , | , | | | | Reserved | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Initiation Dummy According to | | | | | 0 | 0 | U | U | 0 | | 0 | Specific Command | | | Dummy cycle | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 3 Dummy | | <1> | configuration <sup>(1-7)</sup> | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 4 Dummy | | | Comiguration | | | | | | | | | 05~1D: 5~29 Dummy | | | | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 30 Dummy | | | | Other | s | | | | | | | Reserved | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 50 Ohm (Default) | | | Driver Strongth | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 35 Ohm | | <3> | Driver Strength | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 25 Ohm | | | configuration | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 18 Ohm | | | | Other | s | | | | | | | Reserved | | | | 1 | 1 | х | х | х | х | х | х | CRC Disabled (Default) | |-----|----------------------------------|------|----|---|----|----------|---|---|---|-------------------------------| | | CDC configuration | 1 | 0 | х | х | х | х | х | х | 16-Byte CRC | | | CRC configuration | 0 | 1 | х | х | х | х | х | х | 32-Byte CRC | | | | 0 | 0 | х | х | х | х | х | х | 64-Byte CRC | | | | х | х | 1 | 1 | х | х | х | х | ODT Disabled (Default) | | | On die termination | Х | х | 1 | 0 | х | х | х | х | 150-Ohm ODT | | | On die termination | х | х | 0 | 1 | х | х | х | х | 100-Ohm ODT | | <4> | | х | х | 0 | 1 | х | х | х | х | 50-Ohm ODT | | | DLP configuration | х | х | х | х | 1 | х | х | х | DLP Disabled | | | DLP Configuration | х | х | х | х | 0 | х | x | х | DLP Enabled | | | Protection | х | х | х | х | х | 1 | х | х | BP Protection (Default) | | | configuration | х | х | х | х | х | 0 | x | х | WPS Protection <sup>(8)</sup> | | | ECC configuration | х | х | х | х | х | х | х | 1 | ECC Enabled | | | | х | х | х | х | х | х | х | 0 | ECC Disabled (Default) | | | | Othe | rs | | | Reserved | | | | | | | Beyond 128Mb | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 3-Byte Address (Default) | | <5> | addr. configuration | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 4-Byte Address | | | addi. Comiguration | Othe | rs | | | | | | | Reserved | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | XIP Disabled (Default) | | <6> | XIP configuration <sup>(9)</sup> | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | XIP Enabled | | | | Othe | rs | | | | | | | Reserved | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Wrap Disabled (Default) | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 64-Byte Wrap | | <7> | Wrap configuration | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 32-Byte Wrap | | | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 16-Byte Wrap | | | | Othe | rs | 1 | ļ. | ļ. | ! | ! | - | Reserved | #### Notes: - 1. The number of cycles must be set to accord with the clock frequency, which varies by the type of FAST READ command (See Supported Clock Frequencies table). Insufficient dummy clock cycles for the operating frequency causes the memory to read incorrect data. - 2. 03H/13H: SPI 0 dummy; QPI&DTR N/A - 3. 05H/70H/9EH/9FH: SPI&QPI 0 dummy; DTR 8 dummy. - 4. 3DH: SPI 0dummy; QPI&DTR 8 dummy. - 5. 4BH/5AH/B5H/85H: SPI&QPI&DTR 8 dummy. - 6. 0BH/0CH/6BH/6CH/48H: SPI 8dummy; QPI&DTR dummy follow CONFIGURATION REGISTER<1> (initiation = 16 dummy) - 7. EBH/ECH/EDH/EEH: SPI&QPI&DTR dummy follow CONFIGURATION REGISTER<1> (initiation = 16 dummy) - 8. When WPS protection is enabled, the entire memory array is being protected after Power-up or Reset. - 9. Only Quad I/O (EBH and ECH) and DTR Quad I/O fast read (EDH and EEH) support wrap read and XIP operation. #### **DLP** bit The DLP bit is Data Learning Pattern Enable bit, which is writable by B1/81H command. For Quad output, Quad I/O and Quad I/O DTR Fast Read commands, a pre-defined "Data Learning Pattern" can be used by the flash memory controller to determine the flash data output timing on 4 I/O pins. When DLP=1, from the third dummy clocks, the flash will output "00110100" Data Learning Pattern sequence on each of the I/O or 4 I/O pins until data output. If the dummy clock is not enough for the output of the whole Data Learning Pattern, the last several bit of the Data Learning Pattern would be cut-off. During this period, controller can fine tune the data latching timing for each I/O pins to achieve optimum system performance. DLP=0 will disable the Data Learning Pattern output. SCLK CITCLE Dummy Data Address Dummy Data Data Learning Pattern Data Down Figure 6. Data Learning Pattern Sequence Diagram (STR, Dummy Clock ≥ 10) Note: 12 dummy cycle example Figure 7. Data Learning Pattern Sequence Diagram (STR, Dummy Clock < 10) Note: 8 dummy cycle example Figure 8. Data Learning Pattern Sequence Diagram (DTR, Dummy Clock ≥ 6) Note: 7 dummy cycle example CS# SCLK Dummy Data Data Learning Pattern IO[3:0] Command Address 0\( 0\) 1\( 1\) 0\( 1\) D\( D\) Data \( D\) D\( 1\) Figure 9. Data Learning Pattern Sequence Diagram (DTR, Dummy Clock < 6) Note: 5 dummy cycle example ## 8.3 Supported Clock Frequencies Table 10 Clock Frequencies of TFBGA-24 (5x5 Ball Array) | Number of Dummy Clock | Quad I/O F | AST READ | QPI DTR | | |-----------------------|------------|----------|---------|--| | Cycle | STR | DTR | | | | 4 | 40 | 40 | 40 | | | 6 | 84 | 84 | 84 | | | 8 | 104 | 104 | 104 | | | 10 | 133 | 133 | 133 | | | 12 | 152 | 152 | 152 | | | 14 | 166 | 166 | 166 | | | 16 and above | 166 | 200 | 200 | | Note: Table 11 Clock Frequencies of SOP16 (300mil) | Number of Dummy Clock | Quad I/O F | ODLDTD | | | | |-----------------------|------------|--------|---------|--|--| | Cycle | STR | DTR | QPI DTR | | | | 4 | 40 | 40 | 40 | | | | 6 | 84 | 84 | 84 | | | | 8 | 104 | 104 | 104 | | | | 10 | 133 | 133 | 133 | | | | 12 | 152 | 152 | 152 | | | | 14 and above | 166 | 166 | 166 | | | Note: ## 8.4 Data Sequence Wraps by Density Table 12 Sequence of Bytes during Wrap | Starting Address | 16-Byte Wrap | 32-Byte Wrap | 64-Byte Wrap | | |------------------|--------------|--------------|--------------|--| | 0 | 0-1-215-0-1 | 0-1-231-0-1 | 0-1-263-0-1 | | <sup>1.</sup> Values are guaranteed by characterization and not 100% tested in production <sup>1.</sup> Values are guaranteed by characterization and not 100% tested in production | 1 | 1-215-0-1-2 | 1-231-0-1-2 | 1-263-0-1-2 | |----|------------------|------------------|----------------| | | | | | | 15 | 15-0-1-2-315-0-1 | 15-16-1731-0-1 | 15-16-1763-0-1 | | | | | | | 31 | - | 31-0-1-2-331-0-1 | 31-32-3363-0-1 | | | | | | | 63 | - | - | 63-0-163-0-1 | ### 9 COMMAND DESCRIPTIONS All commands, addresses and data are shifted in and out of the device, beginning with the most significant bit on the first rising edge of SCLK after CS# is driven low. Then, the one-Byte command code must be shifted in to the device, with most significant bit first on SI, and each bit is latched on the rising edges of SCLK. Every command sequence starts with a one-Byte command code. Depending on the command, this might be followed by address Bytes, or by data Bytes, or by both or none. CS# must be driven high after the last bit of the command sequence has been completed. For the command of Read, Fast Read, Read Status Register or Release from Deep Power-Down, and Read Device ID, the shifted-in command sequence is followed by a data-out sequence. All read instruction can be completed after any bit of the data-out sequence is being shifted out, and then CS# must be driven high to return to deselected status. For the command of Page Program, Sector Erase, Block Erase, Chip Erase, Write Status Register, Write Enable, Write Disable or Deep Power-Down command, CS# must be driven high exactly at a Byte boundary, otherwise the command is rejected, and is not executed. That is CS# must be driven high when the number of clock pulses after CS# being driven low is an exact multiple of eight. For Page Program, if at any time the input Byte is not a full Byte, nothing will happen and WEL will not be reset. Table 13 Commands (Standard SPI & DTR Quad SPI) | | | Standar | d SPI | Quad SP | I DTR | Address<br>Bytes | Data<br>Bytes | | |--------------------------------------------|--------|------------------------------|--------------------------|-----------------------------------------|--------------------------|------------------|---------------|--| | Command name | Code | Command-<br>Address-<br>Data | Dummy<br>Clock<br>Cycles | Command-<br>Address-<br>Data<br>(s-d-d) | Dummy<br>Clock<br>Cycles | | | | | Software Reset Operations | , | | | | | | | | | Reset Enable | 66H | 1-0-0 | 0 | 4-0-0 | 0 | 0 | 0 | | | Reset Memory | 99H | 1-0-0 | 0 | 4-0-0 | 0 | 0 | 0 | | | Read ID Operations | | | | | | | | | | Read ID | 9E/9FH | 1-0-(1) | 0 | 4-0-(4) | 8 | 0 | 1 to ∞ | | | Read Serial Flash Discovery Parameter | 5AH | 1-1-(1) | 8 | 4-4-(4) | 8 | 3 | 1 to ∞ | | | Read Unique ID | 4BH | 1-1-(1) | 8 | 4-4-(4) | 8 | 3(4) | 1 to ∞ | | | Read Memory Operations | | | | , | | | | | | Read | 03H | 1-1-(1) | 0 | - | - | 3(4) | 1 to ∞ | | | Fast Read | 0BH | 1-1-(1) | 8 | 4-4-(4) | 16 | 3(4) | 1 to ∞ | | | Quad Output Fast Read | 6BH | 1-1-(4) | 8 | 4-4-(4) | 16 | 3(4) | 1 to ∞ | | | Quad I/O Fast Read | EBH | 1-4-(4) | 16 | 4-4-(4) | 16 | 3(4) | 1 to ∞ | | | DTR Quad I/O Fast Read | EDH | 1-4d-(4d) | 16 | 4-4-(4) | 16 | 3(4) | 1 to ∞ | | | Read Memory Operations with 4-Byte Address | | | | | | | | | | 4-Byte Read | 13H | 1-1-(1) | 0 | - | - | 4 | 1 to ∞ | | | 4-Byte Fast Read | 0CH | 1-1-(1) | 8 | 4-4-(4) | 16 | 4 | 1 to ∞ | | | 4-Byte Quad Output Fast<br>Read | 6CH | 1-1-(4) | 8 | 4-4-(4) | 16 | 4 | 1 to ∞ | | | 4-Byte Quad I/O Fast Read | ECH | 1-4-(4) | 16 | 4-4-(4) | 16 | 4 | 1 to ∞ | | | |---------------------------------------|-----------|-----------|----|------------------|----|------|-------------|--|--| | 4-Byte DTR Quad I/O | 2011 | 1 7 (7) | 10 | 7 7 (7) | 10 | 7 | 1 10 | | | | Fast Read | EEH | 1-4d-(4d) | 16 | 4-4-(4) | 16 | 4 | 1 to ∞ | | | | Write Operations | | | | | | | | | | | Write Enable | 06H | 1-0-0 | 0 | 4-0-0 | 0 | 0 | 0 | | | | Write Disable | 04H | 1-0-0 | 0 | 4-0-0 | 0 | 0 | 0 | | | | Volatile SR Write Enable | 50H | 1-0-0 | 0 | 4-0-0 | 0 | 0 | 0 | | | | Read Register Operations | | | | | | | | | | | Read Status Register | 05H | 1-0-(1) | 0 | 4-0-(4) | 8 | 0 | 1 to ∞ | | | | Read Flag Status Register | 70H | 1-0-(1) | 0 | 4-0-(4) | 8 | 0 | 1 to ∞ | | | | Read Nonvolatile | 5-11 | 4.4.40 | | | | 2(1) | , | | | | Configuration Register | B5H | 1-1-(1) | 8 | 4-4-(4) | 8 | 3(4) | 1 | | | | Read Volatile Configuration | 0511 | 4.4.(4) | 0 | 4.4.(4) | 0 | 2(4) | 4 | | | | Register | 85H | 1-1-(1) | 8 | 4-4-(4) | 8 | 3(4) | 1 | | | | Read Extended Address | C8H | 1-0-(1) | 8 | 4-0-(4) | 8 | 0 | 1 | | | | Register | Соп | 1-0-(1) | 0 | 4-0-(4) | 0 | U | ı, | | | | Write Register Operations | | | | | | | | | | | Write Status Register | 01H | 1-0-1 | 0 | 4-0-4 | 0 | 0 | 1 | | | | Write Nonvolatile | B1H | 1-1-1 | 0 | 4-4-4 | 0 | 3(4) | 1 | | | | Configuration Register | <b>D</b> | | Ŭ | | | 0(1) | ' | | | | Write Volatile Configuration Register | 81H | 1-1-1 | 0 | 4-4-4 | 0 | 3(4) | 1 | | | | Write Extended Address | | | _ | | _ | _ | | | | | Register | C5H | 1-0-1 | 0 | 4-0-4 | 0 | 0 | 1 | | | | Program Operations | | | | 1 | | | , | | | | Paga Program | 02H | 1-1-1 | 0 | 4-4-4 | 0 | 2(4) | 1 to | | | | Page Program | UZH | 1-1-1 | U | 4-4-4 | U | 3(4) | 256 | | | | Quad Input Fast Program | 32H | 1-1-4 | 0 | 4-4-4 | 0 | 3(4) | 1 to | | | | Quad Input i ast i logiam | 3211 | 1-1-4 | 0 | 7-7-7 | 0 | 3(4) | 256 | | | | Extended Quad Input Fast | C2H | 1-4-4 | 0 | 4-4-4 | 0 | 3(4) | 1 to | | | | Program | 02 | | | | | (.) | 256 | | | | Program Operations with 4 | -Byte Add | ress | T | Г | Γ | T | Г | | | | 4-Byte Page Program | 12H | 1-1-1 | 0 | 4-4-4 | 0 | 4 | 1 to<br>256 | | | | 4-Byte Quad Input Fast | 2411 | 4 4 4 | | 4.4.4 | 0 | 4 | 1 to | | | | Program | 34H | 1-1-4 | 0 | 4-4-4 | 0 | 4 | 256 | | | | 4-Byte Quad Input | 3EH | 1-4-4 | 0 | 4-4-4 | 0 | 4 | 1 to | | | | Extended Fast Program | JEN | 1-4-4 | | <del>+-4-4</del> | | 4 | 256 | | | | Erase Operations | | | | | | | | | | | 4KB Sector Erase | 20H | 1-1-0 | 0 | 4-4-0 | 0 | 3(4) | 0 | | | | 32KB Block Erase | 52H | 1-1-0 | 0 | 4-4-0 | 0 | 3(4) | 0 | | | | 64KB Block Erase | D8H | 1-1-0 | 0 | 4-4-0 | 0 | 3(4) | 0 | | | | Chip Erase | C7/60H | 1-0-0 | 0 | 4-0-0 | 0 | 0 | 0 | | | | Erase Operations with 4-By | te Addres | ss | | | | | | |----------------------------------|------------|---------|---|---------|----|------|--------| | 4-Byte 4KB Sector Erase | 21H | 1-1-0 | 0 | 4-4-0 | 0 | 4 | 0 | | 4-Byte 32KB Block Erase | 5CH | 1-1-0 | 0 | 4-4-0 | 0 | 4 | 0 | | 4-Byte 64KB Block Erase | DCH | 1-1-0 | 0 | 4-4-0 | 0 | 4 | 0 | | Suspend/Resume Operatio | ns | | | | | ' | ' | | Program/Erase Suspend | 75H | 1-0-0 | 0 | 4-0-0 | 0 | 0 | 0 | | Program/Erase Resume | 7AH | 1-0-0 | 0 | 4-0-0 | 0 | 0 | 0 | | One-Time Programmable ( | OTP) Oper | ations | | | | | | | Read OTP Array | 48H | 1-1-(1) | 8 | 4-4-(4) | 16 | 3(4) | 1 to ∞ | | Program OTP Array | 42H | 1-1-1 | 0 | 4-4-4 | 0 | 3(4) | 1 to | | Program OTP Array | 4211 | 1-1-1 | U | 4-4-4 | U | 3(4) | 256 | | Erase OTP Array | 44H | 1-1-0 | 0 | 4-4-0 | 0 | 3(4) | 0 | | QPI Mode Operation | | | | | | | | | Enable QPI | 38H | 1-0-0 | 0 | 4-0-0 | 0 | 0 | 0 | | 4-Byte Address Mode Oper | ations | | | | | | | | Enter 4-Byte Address | B7H | 1-0-0 | 0 | 4-0-0 | 0 | 0 | 0 | | Mode | D/11 | 1-0-0 | 0 | 4-0-0 | 0 | 0 | | | Exit 4-Byte Address Mode | E9H | 1-0-0 | 0 | 4-0-0 | 0 | 0 | 0 | | Deep Power-Down Operation | ons | | | | | | | | Enter Deep Power Down | В9Н | 1-0-0 | 0 | 4-0-0 | 0 | 0 | 0 | | Release From Deep Power | ABH | 1-0-0 | 0 | 4-0-0 | 0 | 0 | 0 | | Down | ADIT | 1-0-0 | | 4-0-0 | | | | | <b>Advanced Sector Protectio</b> | n Operatio | ons | | | | | | | Individual Sector Lock | 36H | 1-1-0 | 0 | 4-4-0 | 0 | 3(4) | 0 | | Individual Sector Unlock | 39H | 1-1-0 | 0 | 4-4-0 | 0 | 3(4) | 0 | | Read Sector Lock | 3DH | 1-1-(1) | 0 | 4-4-(4) | 8 | 3(4) | 1 | | Global Sector Lock | 7EH | 1-0-0 | 0 | 4-0-0 | 0 | 0 | 0 | | Global Sector Unlock | 98H | 1-0-0 | 0 | 4-0-0 | 0 | 0 | 0 | ## Table 14 Commands (QPI) | Command name | Code | Command- | Dummy Clock | Address | Data | |-----------------------------|--------|--------------|-------------|---------|--------| | | Code | Address-Data | Cycles | Bytes | Bytes | | Software Reset Operations | | | | | | | Reset Enable | 66H | 4-0-0 | 0 | 0 | 0 | | Reset Memory | 99H | 4-0-0 | 0 | 0 | 0 | | Read ID Operations | | | | | | | Read ID | 9E/9FH | 4-0-(4) | 0 | 0 | 1 to ∞ | | Read Unique ID | 4BH | 4-4-(4) | 8 | 3(4) | 1 to ∞ | | Read Serial Flash Discovery | 5AH | 4.4.(4) | 8 | 3 | 1 to ∞ | | Parameter | JAH | 4-4-(4) | 0 | 3 | 1 10 ~ | | Read Memory Operations | | | | | | | Fast Read | 0BH | 4-4-(4) | 8 | 3(4) | 1 to ∞ | | Quad Output Fast Read | 6BH | 4-4-(4) | 8 | 3(4) | 1 to ∞ | |-----------------------------------|------------|-----------|----|------|----------| | Quad I/O Fast Read | EBH | 4-4-(4) | 16 | 3(4) | 1 to ∞ | | DTR Quad I/O Fast Read | EDH | 4-4d-(4d) | 16 | 3(4) | 1 to ∞ | | Read Memory Operations with 4-By | te Address | | | · | , | | 4-Byte Fast Read | 0CH | 4-4-(4) | 8 | 4 | 1 to ∞ | | 4-Byte Quad Output Fast Read | 6CH | 4-4-(4) | 8 | 4 | 1 to ∞ | | 4-Byte Quad I/O Fast Read | ECH | 4-4-(4) | 16 | 4 | 1 to ∞ | | 4-Byte DTR Quad I/O Fast Read | EEH | 4-4d-(4d) | 16 | 4 | 1 to ∞ | | Write Operations | | | | | | | Write Enable | 06H | 4-0-0 | 0 | 0 | 0 | | Write Disable | 04H | 4-0-0 | 0 | 0 | 0 | | Volatile SR Write Enable | 50H | | | | | | Read Register Operations | | | | | J | | Read Status Register | 05H | 4-0-(4) | 0 | 0 | 1 to ∞ | | Read Flag Status Register | 70H | 4-0-(4) | 0 | 0 | 1 to ∞ | | Read Nonvolatile Configuration | 5 | | | 2(1) | | | Register | B5H | 4-4-(4) | 8 | 3(4) | 1 | | Read Volatile Configuration | | | | | | | Register | 85H | 4-4-(4) | 8 | 3(4) | 1 | | Read Extended Address Register | C8H | 4-0-(4) | 0 | 0 | 1 | | QPI Mode Operation | | | - | | | | Disable QPI | FFH | 4-0-0 | 0 | 0 | 0 | | Write Register Operations | | | | | | | Write Status Register | 01H | 4-0-4 | 0 | 0 | 1 | | Write Nonvolatile Configuration | | | | | | | Register | B1H | 4-4-4 | 0 | 3(4) | 1 | | Write Volatile Configuration | | | | | | | Register | 81H | 4-4-4 | 0 | 3(4) | 1 | | Write Extended Address Register | C5H | 4-0-4 | 0 | 0 | 1 | | Program Operations | | | | | | | Page Program | 02H | 4-4-4 | 0 | 3(4) | 1 to 256 | | Quad Input Fast Program | 32H | 4-4-4 | 0 | 3(4) | 1 to 256 | | Extended Quad Input Fast Program | C2H | 4-4-4 | 0 | 3(4) | 1 to 256 | | Program Operations with 4-Byte Ad | ldress | | | | | | 4-Byte Page Program | 12H | 4-4-4 | 0 | 4 | 1 to 256 | | 4-Byte Quad Input Fast Program | 34H | 4-4-4 | 0 | 4 | 1 to 256 | | 4-Byte Quad Input Extended Fast | 3EH | 4-4-4 | 0 | 4 | 1 to 050 | | Program | ∂⊑Π | 4-4-4 | | 4 | 1 to 256 | | Erase Operations | | | | | | | 4KB Sector Erase | 20H | 4-4-0 | 0 | 3(4) | 0 | | 32KB Block Erase | 52H | 4-4-0 | 0 | 3(4) | 0 | | 64KB Block Erase | D8H | 4-4-0 | 0 | 3(4) | 0 | | | | | | | | | Chip Erase | C7/60H | 4-0-0 | 0 | 0 | 0 | |----------------------------------|----------|---------|---|------|----------| | Erase Operations with 4-Byte Add | ess | | | | | | 4-Byte 4KB Sector Erase | 21H | 4-4-0 | 0 | 4 | 0 | | 4-Byte 32KB Block Erase | 5CH | 4-4-0 | 0 | 4 | 0 | | 4-Byte 64KB Block Erase | DCH | 4-4-0 | 0 | 4 | 0 | | Suspend/Resume Operations | | | | | | | Program/Erase Suspend | 75H | 4-0-0 | 0 | 0 | 0 | | Program/Erase Resume | 7AH | 4-0-0 | 0 | 0 | 0 | | One-Time Programmable (OTP) Op | erations | | | | | | Read OTP Array | 48H | 4-4-(4) | 8 | 3(4) | 1 to ∞ | | Program OTP Array | 42H | 4-4-(4) | 0 | 3(4) | 1 to 256 | | Erase OTP Array | 44H | 4-4-0 | 0 | 3(4) | 0 | | 4-ByteAddress Mode Operations | | | | | | | Enter 4-Byte Address Mode | В7Н | 4-0-0 | 0 | 0 | 0 | | Exit 4-Byte Address Mode | E9H | 4-0-0 | 0 | 0 | 0 | | Deep Power-Down Operations | | | | | | | Enter Deep Power Down | В9Н | 4-0-0 | 0 | 0 | 0 | | Release From Deep Power Down | ABH | 4-0-0 | 0 | 0 | 0 | | Advanced Sector Protection Opera | itions | | | | | | Individual Sector Lock | 36H | 4-4-0 | 0 | 3(4) | 0 | | Individual Sector Unlock | 39H | 4-4-0 | 0 | 3(4) | 0 | | Read Sector Lock | 3DH | 4-4-(4) | 8 | 3(4) | 1 | | Global Sector Lock | 7EH | 4-0-0 | 0 | 0 | 0 | | Global Sector Unlock | 98H | 4-0-0 | 0 | 0 | 0 | | | | | | | | ## **Table of ID Definitions** GD55LT01GE | Operation Code | M7-M0 | ID23-ID16 | ID15-ID8 | ID7-ID0 | |----------------|-------|-----------|----------|---------| | 9E/9FH | C8 | 66 | 1B | FF | ## 9.1 Enable 4-Byte Mode (B7H) The Enable 4-Byte Mode command enables accessing the address length of 32-bit for the memory area of the higher density (larger than 128Mb). After sending the Enable 4-Byte Mode command, the ADS bit (FS0) will be set to 1 to indicate the 4-Byte address mode has been enabled. Once the 4-Byte address mode is enabled, the address length becomes 32-bit. Figure 10 Enable 4-Byte Mode Sequence Diagram (SPI) Figure 11 Enable 4-Byte Mode Sequence Diagram (QPI and Quad DTR) ## 9.2 Disable 4-Byte Mode (E9H) The Disable 4-Byte Mode command is executed to exit the 4-Byte address mode and enter the 3-Byte address mode. After sending the Disable 4-Byte Mode command, the ADS bit (FS0) will be clear to be 0 to indicate the 4-Byte address mode has been disabled, and then the address length will return to 24-bit. Figure 12 Disable 4-Byte Mode Sequence Diagram (SPI) Figure 13 Disable 4-Byte Mode Sequence Diagram (QPI and Quad DTR) ## 9.3 Write Enable (WREN) (06H) The Write Enable (WREN) command is for setting the Write Enable Latch (WEL) bit. The Write Enable Latch (WEL) bit must be set prior to every Page Program (PP), Sector Erase (SE), Block Erase (BE), Chip Erase (CE), Write Status Register (WRSR), Write Extended Address Register (WEAR), Write Nonvolatile/Volatile configure register and Erase/Program Security Registers command. The Write Enable (WREN) command sequence: CS# goes low → sending the Write Enable command → CS# goes high. Figure 14 Write Enable Sequence Diagram (SPI) Figure 15 Write Enable Sequence Diagram (QPI and Quad DTR) ## 9.4 Write Disable (WRDI) (04H) The Write Disable command is for resetting the Write Enable Latch (WEL) bit. The Write Disable command sequence: CS# goes low →Sending the Write Disable command →CS# goes high. The WEL bit is reset by following condition: Power-up and upon completion of the Write Status Register, Write Extended Address Register (WEAR), Write Nonvolatile/Volatile configure register, Page Program, Sector Erase, Block Erase, Chip Erase, Erase/Program Security Registers and Reset commands. Figure 16 Write Disable Sequence Diagram (SPI) Figure 17 Write Disable Sequence Diagram (QPI and Quad DTR) ## 9.5 Write Enable for Volatile Status Register (50H) The non-volatile Status Register bits can also be written to as volatile bits. This gives more flexibility to change the system configuration and memory protection schemes quickly without waiting for the typical non-volatile bit write cycles or affecting the endurance of the Status Register non-volatile bits. The Write Enable for Volatile Status Register command must be issued prior to a Write Status Register command, and any other commands cannot be inserted between them. Otherwise, Write Enable for Volatile Status Register will be cleared. The Write Enable for Volatile Status Register command will not set the Write Enable Latch bit, it is only valid for the Write Status Register command to change the volatile Status Register bit values. CS# 0 1 2 3 4 5 6 7 SCLK Command Command SI Figh-Z SO CS# 1 1 2 3 4 5 6 7 SOH High-Z Figure 18 Write Enable for Volatile Status Register Sequence Diagram (SPI) Figure 19 Write Enable for Volatile Status Register Sequence Diagram (QPI and Quad DTR) ## 9.6 Write Status Register (WRSR) (01H) The Write Status Register (WRSR) command allows new values to be written to the Status Register. Before it can be accepted, a Write Enable (WREN) command must previously have been executed. After the Write Enable (WREN) command has been decoded and executed, the device sets the Write Enable Latch (WEL). CS# must be driven high after the eighth of the data Byte has been latched in. Otherwise, the Write Status Register (WRSR) command is not executed. As soon as CS# is driven high, the self-timed Write Status Register cycle (whose duration is tW) is initiated. While the Write Status Register cycle is in progress, the Status Register may still be read to check the value of the Write In Progress (WIP) bit. The Write In Progress (WIP) bit is 1 during the self-timed Write Status Register cycle, and is 0 when it is completed. When the cycle is completed, the Write Enable Latch (WEL) is reset. The Write Status Register (WRSR) command allows the user to change the values of the Block Protect (BP4, BP3, BP2, BP1, and BP0) bits, to define the size of the area that is to be treated as read-only. The Write Status Register (WRSR) command also allows the user to set or reset the Status Register Protect (SRP0) bit in accordance with the Write Protect (WP#) signal. The Status Register Protect (SRP1 and SRP0) bits and Write Protect (WP#) signal allow the device to be put in the Hardware Protected Mode. The Write Status Register (WRSR) command is not executed once the Hardware Protected Mode is entered. Figure 21 Write Status Register Sequence Diagram (QPI) Figure 22 Write Status Register Sequence Diagram (Quad DTR) ## 9.7 Write Extended Address Register (C5H) The Extended Address Register is a volatile register that stores the 4th Byte address (A31-A24) when the device is operating in the 3-Byte Address Mode (ADS=0). To write the Extended Address Register bits, a Write Enable (06H) instruction must previously have been executed for the device to accept the Write Extended Address Register instruction (Status Register bit WEL must equal 1). Once write enabled, the instruction is entered by driving CS# low, sending the instruction code "C5H", and then writing the Extended Address Register data Byte. Upon power up or the execution of a Software/Hardware Reset, the Extended Address Register bit values will be cleared to 0. The Extended Address Bit is only effective when the device is in the 3-Byte Address Mode. When the device operates in the 4-Byte Address Mode (ADS=1), any command with address input of A31-A24 will replace the Extended Address Register values. It is recommended to check and update the Extended Address Register if necessary when the device is switched from 4-Byte to 3-Byte Address Mode. Figure 23 Write Extended Address Register Sequence Diagram (SPI) Figure 24 Write Extended Address Register Sequence Diagram (QPI) Figure 25 Write Extended Register Sequence Diagram (DTR, QPI) ### 9.8 Write Nonvolatile/Volatile Configuration Register (B1H/81H) The Write Nonvolatile/Volatile Configuration Register (WRCR) command allows new values to be written to the Nonvolatile/Volatile Configuration Register. Before it can be accepted, a Write Enable (WREN) command must previously have been executed. After the Write Enable (WREN) command has been decoded and executed, the device sets the Write Enable Latch (WEL). CS# must be driven high after the data Byte has been latched in. If not, the Write Configuration Register (WRCR) command is not executed. As soon as CS# is driven high, the self-timed Write Configuration Register cycle (whose duration is tW for B1H) is initiated. The Write In Progress (WIP) bit is 1 during the self-timed Write Configuration Register cycle, and is 0 when it is completed. When the cycle is completed, the Write Enable Latch (WEL) is reset. Figure 26 Write Nonvolatile/Volatile Configuration Register Sequence Diagram (SPI) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. Figure 27 Write Nonvolatile/Volatile Configuration Register Sequence Diagram (QPI) Figure 28 Write Nonvolatile/Volatile Configuration Register Sequence Diagram (Quad DTR) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. ### 9.9 Read Status Register (05H) The Read Status Register command is for reading the Status Register. The Status Register may be read at any time, even while a Program, Erase or Write Status Register cycle is in progress. When one of these cycles is in progress, it is recommended to check the Write in Progress (WIP) bit before sending a new command to the device. It is also possible to read the Status Register continuously. For command code "05H", the SO will output Status Register bits S7~SO. In QPI mode, 8 dummy clocks is required between the command and data when the clock frequency is higher than 104MHz. Figure 29 Read Status Register Sequence Diagram (SPI) Figure 30 Read Status Register Sequence Diagram (QPI, f<sub>SCLK</sub>≤104MHz) Figure 31 Read Status Register Sequence Diagram (QPI, fsclk > 104MHz) Figure 32 Read Status Register Sequence Diagram (Quad DTR) ### 9.10 Read Flag Status Register (70H) The Read Flag Status Register command is for reading the Flag Status Register. The Flag Status Register may be read at any time, even while a Program, Erase or Write Status Register cycle is in progress. When one of these cycles is in progress, it is also possible to read the Flag Status Register continuously. In QPI mode, 8 dummy clocks is required between the command and data when the clock frequency is higher than 104MHz. Figure 33 Read Flag Status Register Sequence Diagram (SPI) Figure 34 Read Flag Status Register Sequence Diagram (QPI, f<sub>SCLK</sub>≤104MHz) Figure 35 Read Flag Status Register Sequence Diagram (QPI, fSCLK > 104MHz) Figure 36 Read Flag Status Register Sequence Diagram (Quad DTR) ## 9.11 Read Nonvolatile/Volatile Configuration Register (B5H/85H) The Read Nonvolatile/Volatile Configuration Register command is for reading the Nonvolatile/Volatile Configuration Registers. It is followed by a 3-Byte address (A23-A0) or a 4-Byte address (A31-A0) and a dummy Byte, and each bit is latched-in on the rising edge of SCLK. Then the Configuration Register, at that address, is shifted out on SO, and each bit is shifted out, at a Max frequency fC, on the falling edge of SCLK. Read Nonvolatile/Volatile Configuration Register command, while an Erase, Program or Write cycle is in progress, is rejected without having any effects on the cycle that is in progress. CS# O 1 2 3 4 5 6 7 8 9 10 28 29 30 31 SCLK Command Command 24-bit address SI B5H/85H 23/22/21 -- SO High-Z CS# SCLK Dummy Byte T/6/5/4/3/2/1/0 CR out SO MSB Figure 37 Read Configuration Registers Sequence Diagram (SPI) CS# 0 3 5 6 8 15 16 17 **SCLK** IO[3:0] B5H/85H Addr. Addr. Addr. X Addr. Addr Figure 38 Read Configuration Registers Sequence (QPI) Figure 39 Read Configuration Registers Sequence (Quad DTR) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. # 9.12 Read Extended Address Register (C8H) The Read Extended Address Register instruction is entered by driving CS# low and shifting the instruction code "C8H" into the SI pin on the rising edge of SCLK. The Extended Address Register bits are then shifted out on the SO pin at the falling edge of SCLK with most significant bit (MSB) first. In QPI mode, 8 dummy clocks is required between the command and data when the clock frequency is higher than 104MHz. When the device is in the 4-Byte Address Mode, the value of the address bits is ignored. Figure 40 Read Extended Address Register Sequence Diagram (SPI) Figure 41 Read Extended Address Register Sequence Diagram (QPI , fsclk≤104MHz) Figure 42 Read Extended Address Register Sequence Diagram (QPI, fsclk > 104MHz) Figure 43 Read Extended Address Register Sequence Diagram (Quad DTR) #### 9.13 Read Data Bytes (03H/13H) The Read Data Bytes (READ) command is followed by a 3-Byte address (A23-A0) or a 4-Byte address (A31-A0), and each bit is latched-in on the rising edge of SCLK. Then the memory content, at that address, is shifted out on SO, and each bit is shifted out, at a Max frequency fR, on the falling edge of SCLK. The first Byte addressed can be at any location. The address is automatically incremented to the next higher address after each Byte of data is shifted out. The whole memory can, therefore, be read with a single Read Data Bytes (READ) command. Any Read Data Bytes (READ) command, while an Erase, Program or Write cycle is in progress, is rejected without having any effects on the cycle that is in progress. Figure 44 Read Data Bytes Sequence Diagram ### 9.14 Read Data Bytes at Higher Speed (0BH/0CH) The Read Data Bytes at Higher Speed (Fast Read) command is for quickly reading data out. It is followed by a 3-Byte address (A23-A0) or a 4-Byte address (A31-A0) and dummy clocks, and each bit is latched-in on the rising edge of SCLK. Then the memory content, at that address, is shifted out on SO, and each bit is shifted out, at a Max frequency fc, on the falling edge of SCLK. The first Byte addressed can be at any location. The address is automatically incremented to the next higher address after each Byte of data is shifted out. Figure 45 Read Data Bytes at Higher Speed Sequence Diagram (SPI) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. Figure 46 Read Data Bytes at Higher Speed Sequence Diagram (QPI) Figure 47 Read Data Bytes at Higher Speed Sequence Diagram (Quad DTR) ### 9.15 Quad Output Fast Read (6BH/6CH) The Quad Output Fast Read command is followed by 3-Byte address (A23-A0) or a 4-Byte address (A31-A0) and dummy clocks, and each bit is latched in on the rising edge of SCLK, then the memory contents are shifted out 4-bit per clock cycle from IO3, IO2, IO1 and IO0. The first Byte addressed can be at any location. The address is automatically incremented to the next higher address after each Byte of data is shifted out. Figure 48 Quad Output Fast Read Sequence Diagram (SPI) Figure 50 Quad Output Fast Read Sequence Diagram (Quad DTR) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. ## 9.16 Quad I/O Fast Read (EBH/ECH) The Quad I/O Fast Read command is similar to the Quad Output Fast Read command but with the capability to input the 3-Byte address (A23-0) or a 4-Byte address (A31-A0) and a "Continuous Read Mode" Byte and dummy clocks. 4-bit is transferred per clock by IO0, IO1, IO2, IO3, and each bit is latched in on the rising edge of SCLK, then the memory contents are shifted out 4-bit per clock cycle from IO0, IO1, IO2, IO3. The first Byte addressed can be at any location. The address is automatically incremented to the next higher address after each Byte of data is shifted out. Figure 51 Quad I/O Fast Read Sequence Diagram (SPI, M5-4# (1, 0)) CS# 0 2 9 10 23 1 8 24 25 **SCLK** Command→ Address Dummy Byte 2 Byte 1-'Data' /Data EBH IO[3:0] Addr. M7-4 X M3-0 Data out Figure 52 Quad I/O Fast Read Sequence Diagram (QPI, M5-4≠ (1, 0)) Figure 53 Quad I/O Fast Read Sequence Diagram (Quad DTR, M5-4≠ (1, 0)) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. #### Quad I/O Fast Read with "Continuous Read Mode" The Quad I/O Fast Read command can further reduce command overhead through setting the "Continuous Read Mode" bits (M7-0) after the input 3-Byte address (A23-A0) or 4-Byte address (A31-A0). If the "Continuous Read Mode" bits (M5-4) = (1, 0), then the next Quad I/O Fast Read command (after CS# is raised and then lowered) does not require the EBH/ECH command code. If the "Continuous Read Mode" bits (M5-4) do not equal to (1, 0), the next command requires the command code, thus returning to normal operation. A Reset command can be used to reset (M5-4) before issuing normal command. The only way to quit the Quad I/O Continuous Read Mode" is to set the "Continuous Read Mode" bits (M5-4) not equal to (1, 0). Figure 54 Quad I/O Fast Read Sequence Diagram (STR, M5-4= (1, 0)) Figure 55 Quad I/O Fast Read Sequence Diagram (DTR, M5-4= (1, 0)) #### Quad I/O Fast Read with "16/32/64-Byte Wrap Around" The Quad I/O Fast Read command can be used to access a specific portion within a page by issuing Wrap configuration register Byte prior to EBH/ECH. The data being accessed can be limited to either a 16/32/64-Byte section of a 256-Byte page. The output data starts at the initial address specified in the command, once it reaches the ending boundary of the 16/32/64-Byte section, the output will wrap around the beginning boundary automatically until CS# is pulled high to terminate the command. The Burst with Wrap feature allows applications that use cache to quickly fetch a critical address and then fill the cache afterwards within a fixed length (16/32/64-Byte) of data without issuing multiple read commands. #### 9.17 Quad I/O DTR Read (EDH/EEH) The Quad I/O DTR Read instruction enables Double Transfer Rate throughput on quad I/O of Serial Flash in read mode. The address (interleave on 4 I/O pins) is latched on both rising and falling edge of SCLK, and data (interleave on 4 I/O pins) shift out on both rising and falling edge of SCLK. The 8-bit address can be latched-in at one clock, and 8-bit data can be read out at one clock, which means four bits at rising edge of clock, the other four bits at falling edge of clock. The first address Byte can be at any location. The address is automatically increased to the next higher address after each Byte data is shifted out, so the whole memory can be read out at a single Quad I/O DTR Read command. The address counter rolls over to 0 when the highest address has been reached. While Program/Erase/Write Status Register cycle is in progress, Quad I/O DTR Read command is rejected without any impact on the Program/Erase/Write Status Register current cycle. Figure 56. DTR Quad I/O Fast Read Sequence Diagram (SPI, M5-4 ≠ (1, 0)) Figure 57. DTR Quad I/O Fast Read Sequence Diagram (QPI, M5-4 ≠ (1, 0)) Figure 58. DTR Quad I/O Fast Read Sequence Diagram (Quad DTR, M5-4 ≠ (1, 0)) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. #### Quad I/O DTR Read with "Continuous Read Mode" The Quad I/O DTR Read command can further reduce command overhead through setting the "Continuous Read Mode" bits (M7-0) after the input address. If the "Continuous Read Mode" bits (M5-4) = (1, 0), then the next Quad I/O DTR Read command (after CS# is raised and then lowered) does not require the EDH/EEH command code. If the "Continuous Read Mode" bits (M5-4) do not equal to (1, 0), the next command requires the first EDH/EEH command code, thus returning to normal operation. The only way to quit the Quad I/O DTR Continuous Read Mode" is to set the "Continuous Read Mode" bits (M5-4) not equal to (1, 0). Figure 59. DTR Quad I/O Fast Read Sequence Diagram (M5-4 = (1, 0)) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. #### Quad I/O DTR Fast Read with "16/32/64-Byte Wrap Around" The Quad I/O DTR Fast Read command can be used to access a specific portion within a page by issuing Wrap configuration register Byte prior to EDH/EEH. The data being accessed can be limited to either a 16/32/64-Byte section of a 256-Byte page. The output data starts at the initial address specified in the command, once it reaches the ending boundary of the 16/32/64-Byte section, the output will wrap around the beginning boundary automatically until CS# is pulled high to terminate the command. The Burst with Wrap feature allows applications that use cache to quickly fetch a critical address and then fill the cache afterwards within a fixed length (16/32/64-Byte) of data without issuing multiple read commands. ### 9.18 Page Program (PP) (02H/12H) The Page Program (PP) command is for programming the memory. A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit before sending the Page Program command. The Page Program (PP) command is entered by driving CS# Low, followed by the command code, three or four address Bytes and at least one data Byte on SI. If the 8 least significant address bits (A7-A0) are not all zero, all transmitted data that goes beyond the end of the current page are programmed from the start address of the same page (from the address whose 8 least significant bits (A7-A0) are all zero). CS# must be driven low for the entire duration of the sequence. The Page Program command sequence: CS# goes low $\rightarrow$ sending Page Program command $\rightarrow$ 3-Byte address or 4-Byte address on SI $\rightarrow$ at least 1 Byte data on SI $\rightarrow$ CS# goes high. If more than 256 Bytes are sent to the device, previously latched data are discarded and the last 256 data Bytes are guaranteed to be programmed correctly within the same page. If less than 256 data Bytes are sent to device, they are correctly programmed at the requested addresses without having any effects on the other Bytes of the same page. CS# must be driven high after the eighth bit of the last data Byte has been latched in; otherwise the Page Program (PP) command is not executed. As soon as CS# is driven high, the self-timed Page Program cycle (whose duration is $t_{PP}$ ) is initiated. While the Page Program cycle is in progress, the Status Register may be read to check the value of the Write in Progress (WIP) bit. The Write in Progress (WIP) bit is 1 during the self-timed Page Program cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. A Page Program (PP) command applied to a page which is protected by the Block Protect (BP4, BP3, BP2, BP1, and BP0) is not executed. Figure 60 Page Program Sequence Diagram (SPI) Figure 61 Page Program Sequence Diagram (QPI) Figure 62 Page Program Sequence Diagram (Quad DTR) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. ## 9.19 Quad Page Program (32H/34H) The Quad Page Program command is for programming the memory using four pins: IO0, IO1, IO2, and IO3. A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit before sending the Page Program command. The quad Page Program command is entered by driving CS# Low, followed by the command code (32H/34H), three or four address Bytes and at least one data Byte on IO pins. If more than 256 Bytes are sent to the device, previously latched data are discarded and the last 256 data Bytes are guaranteed to be programmed correctly within the same page. If less than 256 data Bytes are sent to device, they are correctly programmed at the requested addresses without having any effects on the other Bytes of the same page. CS# must be driven high after the eighth bit of the last data Byte has been latched in; otherwise the Quad Page Program (PP) command is not executed. As soon as CS# is driven high, the self-timed Quad Page Program cycle (whose duration is t<sub>PP</sub>) is initiated. While the Quad Page Program cycle is in progress, the Status Register may be read to check the value of the Write In Progress (WIP) bit. The Write in Progress (WIP) bit is 1 during the self-timed Quad Page Program cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. A Quad Page Program command applied to a page which is protected by the Block Protect (BP4, BP3, BP2, BP1, and BP0) is not executed. Figure 63 Quad Page Program Sequence Diagram (SPI) Figure 64 Quad Page Program Sequence Diagram (QPI) Figure 65 Quad Page Program Sequence Diagram (Quad DTR) ### Extend Quad Page Program (C2H/3EH) The Extend Quad Page Program command is for programming the memory using four pins: IO0, IO1, IO2, and IO3. A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit before sending the Page Program command. The extend quad Page Program command is entered by driving CS# Low, followed by the command code (C2H/3EH), three or four address Bytes and at least one data Byte on IO pins. If more than 256 Bytes are sent to the device, previously latched data are discarded and the last 256 data Bytes are guaranteed to be programmed correctly within the same page. If less than 256 data Bytes are sent to device, they are correctly programmed at the requested addresses without having any effects on the other Bytes of the same page. CS# must be driven high after the eighth bit of the last data Byte has been latched in; otherwise the Extend Quad Page Program (EPP) command is not executed. As soon as CS# is driven high, the self-timed Extend Quad Page Program cycle (whose duration is tPP) is initiated. While the Extend Quad Page Program cycle is in progress, the Status Register may be read to check the value of the Write In Progress (WIP) bit. The Write in Progress (WIP) bit is 1 during the self-timed Extend Quad Page Program cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. An Extend Quad Page Program command applied to a page which is protected by the Block Protect (BP4, BP3, BP2, BP1, and BP0) is not executed. Figure 66 Extend Quad Page Program Sequence Diagram (SPI) CS# 0 1 2 9 10 11 517 518 519 **SCLK** Byte Command→ Address **D**ata Data Data Data Data\ IO[3:0] / C2H Addr. Data in Figure 67 Extend Quad Page Program Sequence Diagram (QPI) Figure 68 Extend Quad Page Program Sequence Diagram (Quad DTR) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. # 9.21 Sector Erase (SE) (20H/21H) The Sector Erase (SE) command is erased the all data of the chosen sector. A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit. The Sector Erase (SE) command is entered by driving CS# low, followed by the command code, and 3- Byte address or 4-Byte address on SI. Any address inside the sector is a valid address for the Sector Erase (SE) command. CS# must be driven low for the entire duration of the sequence. The Sector Erase command sequence: CS# goes low $\rightarrow$ sending Sector Erase command $\rightarrow$ 3-Byte address or 4-Byte address on SI $\rightarrow$ CS# goes high. CS# must be driven high after the eighth bit of the last address Byte has been latched in; otherwise the Sector Erase (SE) command is not executed. As soon as CS# is driven high, the self-timed Sector Erase cycle (whose duration is $t_{SE}$ ) is initiated. While the Sector Erase cycle is in progress, the Status Register may be read to check the value of the Write in Progress (WIP) bit. The Write in Progress (WIP) bit is 1 during the self-timed Sector Erase cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. A Sector Erase (SE) command applied to a sector which is protected by the Block Protect (BP4, BP3, BP2, BP1, and BP0) bits is not executed. Figure 69 Sector Erase Sequence Diagram (SPI) CS# 29 30 31 0 2 3 4 5 6 7 8 **SCLK** 24 Bits Address Command SI 20H MSB CS# 0 2 3 4 5 6 7 **SCLK** Command Address IO[3:0] 20H Addr. Addr. Addr. X Addr. Addr. Addr Figure 70 Sector Erase Sequence Diagram (QPI) Figure 71 Sector Erase Sequence Diagram (Quad DTR) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. #### 9.22 32KB Block Erase (BE32) (52H/5CH) The 32KB Block Erase command is erased the all data of the chosen block. A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit. The 32KB Block Erase command is entered by driving CS# low, followed by the command code, and 3-Byte address or 4-Byte address on SI. Any address inside the block is a valid address for the 32KB Block Erase command. CS# must be driven low for the entire duration of the sequence. The 32KB Block Erase command sequence: CS# goes low $\rightarrow$ sending 32KB Block Erase command $\rightarrow$ 3-Byte address or 4-Byte address on SI $\rightarrow$ CS# goes high. CS# must be driven high after the eighth bit of the last address Byte has been latched in; otherwise the 32KB Block Erase command is not executed. As soon as CS# is driven high, the self-timed Block Erase cycle (whose duration is $t_{BE1}$ ) is initiated. While the Block Erase cycle is in progress, the Status Register may be read to check the value of the Write in Progress (WIP) bit. The Write in Progress (WIP) bit is 1 during the self-timed Block Erase cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. A 32KB Block Erase command applied to a block which is protected by the Block Protect (BP4, BP3, BP2, BP1, and BP0) bits is not executed. Figure 72 32KB Block Erase Sequence Diagram (SPI) CS# 0 2 3 4 5 6 7 **SCLK** Command→ Address IO[3:0] 52H Addr. XAddr. Addr. X Addr. X Addr. Addr Figure 73 32KB Block Erase Sequence Diagram (QPI) Figure 74 32KB Block Erase Sequence Diagram (Quad DTR) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. ### 9.23 64KB Block Erase (BE64) (D8H/DCH) The 64KB Block Erase command is erased the all data of the chosen block. A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit. The 64KB Block Erase command is entered by driving CS# low, followed by the command code, and 3-Byte address or 4-Byte address on SI. Any address inside the block is a valid address for the 64KB Block Erase command. CS# must be driven low for the entire duration of the sequence. The 64KB Block Erase command sequence: CS# goes low → sending 64KB Block Erase command → 3-Byte address or 4-Byte address on SI → CS# goes high. CS# must be driven high after the eighth bit of the last address Byte has been latched in; otherwise the 64KB Block Erase command is not executed. As soon as CS# is driven high, the self-timed Block Erase cycle (whose duration is t<sub>BE2</sub>) is initiated. While the Block Erase cycle is in progress, the Status Register may be read to check the value of the Write in Progress (WIP) bit. The Write in Progress (WIP) bit is 1 during the self-timed Block Erase cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. A 64KB Block Erase command applied to a block which is protected by the Block Protect (BP4, BP3, BP2, BP1, and BP0) bits is not executed. CS# 29 30 31 **SCLK** Command 24 Bits Address SI D8H Figure 75 64KB Block Erase Sequence Diagram (SPI) IO[3:0] Address Addr.XAddr.X Addr. Addr Figure 76 64KB Block Erase Sequence Diagram (QPI) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. Command→ D8H Figure 77 64KB Block Erase Sequence Diagram (Quad DTR) Addr.XAddr. Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. ### 9.24 Chip Erase (CE) (60/C7H) The Chip Erase (CE) command is erased the all data of the chip. A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit .The Chip Erase (CE) command is entered by driving CS# Low, followed by the command code on Serial Data Input (SI). CS# must be driven Low for the entire duration of the sequence. The Chip Erase command sequence: CS# goes low $\rightarrow$ sending Chip Erase command $\rightarrow$ CS# goes high. CS# must be driven high after the eighth bit of the command code has been latched in; otherwise the Chip Erase command is not executed. As soon as CS# is driven high, the self-timed Chip Erase cycle (whose duration is $t_{CE}$ ) is initiated. While the Chip Erase cycle is in progress, the Status Register may be read to check the value of the Write in Progress (WIP) bit. The Write in Progress (WIP) bit is 1 during the self-timed Chip Erase cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. The Chip Erase (CE) command is executed if the Block Protect (BP2, BP1, and BP0) bits are 0 The Chip Erase (CE) command is ignored if one or more sectors are protected. Figure 78 Chip Erase Sequence Diagram (SPI) Figure 79 Chip Erase Sequence Diagram (QPI and Quad DTR) #### 9.25 Enable QPI (38H) The device support both Standard/Quad SPI and QPI mode. The "Enable QPI (38H)" command can switch the device from SPI mode to QPI mode. In order to switch the device to QPI mode, "Enable QPI (38H)" command must be issued. When the device is switched from SPI mode to QPI mode, the existing Write Enable Latch and Program/Erase Suspend status, and the Wrap Length setting will remain unchanged. Figure 80 Enable QPI mode command Sequence Diagram (SPI) Figure 81 Enable QPI mode command Sequence Diagram (Quad DTR) #### 9.26 Disable QPI (FFH) To exit the QPI mode and return to Standard/Quad SPI mode, the "Disable QPI (FFH)" command must be issued. When the device is switched from QPI mode to SPI mode, the existing Write Enable Latch and Program/Erase Suspend status, and the Wrap Length setting will remain unchanged. Figure 82 Disable QPI mode command Sequence Diagram (QPI and Quad DTR) ## 9.27 Deep Power-Down (DP) (B9H) Executing the Deep Power-Down (DP) command is the only way to put the device in the lowest consumption mode (the Deep Power-Down Mode). It can also be used as an extra software protection mechanism, while the device is not in active use, since in this mode, the device ignores all Write, Program and Erase commands. Driving CS# high deselects the device, and puts the device in the Standby Mode (if there is no internal cycle currently in progress). But this mode is not the Deep Power-Down Mode. The Deep Power-Down Mode can only be entered by executing the Deep Power-Down (DP) command. Once the device has entered the Deep Power-Down Mode, all commands are ignored except the Release from Deep Power-Down (ABH) or Enable Reset (66H) and Reset (99H) commands. These commands can release the device from this mode. The Release from Deep Power-Down command releases the device from deep power down mode. The Deep Power-Down Mode automatically stops at Power-Down, and the device is in the Standby Mode after Power-Up. The Deep Power-Down command sequence: CS# goes low $\rightarrow$ sending Deep Power-Down command $\rightarrow$ CS# goes high. CS# must be driven high after the eighth bit of the command code has been latched in; otherwise the Deep Power-Down (DP) command is not executed. As soon as CS# is driven high, it requires a delay of $t_{DP}$ before the supply current is reduced to $t_{CC2}$ and the Deep Power-Down Mode is entered. Any Deep Power-Down (DP) command, while an Erase, Program or Write cycle is in progress, is rejected without having any effects on the cycle that is in progress. Figure 83 Deep Power-Down Sequence Diagram (SPI) Figure 84 Deep Power-Down Sequence Diagram (QPI and Quad DTR) #### 9.28 Release from Deep Power-Down (ABH) To release the device from the Power-Down state, the command is issued by driving the CS# pin low, shifting the instruction code "ABH" and driving CS# high. Release from Power-Down will take the time duration of $t_{RES1}$ (See AC Characteristics) before the device will resume normal operation and other command are accepted. The CS# pin must remain high during the $t_{RES1}$ time duration. When used to release the device from the Power-Down state, the command is the same as previously described, After this time duration the device will resume normal operation and other command will be accepted. If the Release from Power-Down command is issued while an Erase, Program or Write cycle is in process (when WIP equal 1) the command is ignored and will not have any effects on the current cycle. Figure 85 Release Power-Down Sequence Diagram (SPI) Figure 86 Release Power-Down Sequence Diagram (QPI & Quad DTR) ### 9.29 Read Unique ID (4BH) The Read Unique ID command accesses a factory-set read-only 128bit number that is unique to each device. The Unique ID can be used in conjunction with user software methods to help prevent copying or cloning of a system. The Read Unique ID command sequence: CS# goes low $\rightarrow$ sending Read Unique ID command $\rightarrow$ 3-Byte address (0000000H) or 4-Byte address (00000000H) on SI $\rightarrow$ 1 Byte Dummy $\rightarrow$ 128bit Unique ID Out $\rightarrow$ CS# goes high. CS# 0 1 2 3 4 5 6 7 8 9 10 28 29 30 31 SCLK Command 24-bit address SI High-Z CS# - 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 SCLK Dummy Byte Data Out1 Data Out2 SO MSB Data Out2 SO MSB Figure 87 Read Unique ID Sequence Diagram (SPI) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. Figure 88 Read Unique ID Sequence Diagram (QPI) Figure 89 Read Unique ID Sequence Diagram (Quad DTR) ### Read Identification (RDID) (9FH/9EH) The Read Identification (RDID) command allows the 8-bit manufacturer identification to be read, followed by three Bytes of device identification. The device identification indicates the memory type in the first Byte, and the memory capacity of the device in the second Byte. The Read Identification (RDID) command while an Erase or Program cycle is in progress, is not decoded, and has no effect on the cycle that is in progress. The Read Identification (RDID) command should not be issued while the device is in Deep Power-Down Mode. The device is first selected by driving CS# low. Then, the 8-bit command code for the command is shifted in. This is followed by the 32-bit device identification, stored in the memory. Each bit is shifted out on the falling edge of Serial Clock. The Read Identification (RDID) command is terminated by driving CS# high at any time during data output. When CS# is driven high, the device is in the Standby Mode. Once in the Standby Mode, the device waits to be selected, so that it can receive, decode and execute commands. In QPI mode, 8 dummy clocks is required between the command and data when the clock frequency is higher than 104MHz. Figure 90 Read Identification ID Sequence Diagram (SPI) Figure 91 Read Identification ID Sequence Diagram (QPI, fsclk≤104MHz) Figure 92 Read Identification ID Sequence Diagram (QPI, fsclk > 104MHz) Figure 93 Read Identification ID Sequence Diagram (Quad DTR) ## 9.31 Program/Erase Suspend (PES) (75H) The Program/Erase Suspend command "75H", allows the system to interrupt a page program or sector/block erase operation and then read data from any other sector or block. The Write Register command (01H, B1H) and Erase/Program Security Registers command (44H, 42H) and Erase commands (20H/21H, 52H/5CH, D8H/DCH, C7H, 60H) and Page Program command (02H/12H, 32H/34H, C2H/3EH) are not allowed during Program suspend. The Write Register command (01H, B1H) and Erase Security Registers command (44H) and Erase commands (20H/21H, 52H/5CH, D8H/DCH, C7H, 60H) are not allowed during Erase suspend. Program/Erase Suspend is valid only during the page program or sector/block erase operation. A maximum of time of "tsus" (See AC Characteristics) is required to suspend the program/erase operation. The Program/Erase Suspend command will be accepted by the device only if the SUS1/SUS2 bit in the Flag Status Register equal to 0 and WIP bit equal to 1 while a Page Program or a Sector or Block Erase operation is on-going. If the SUS1/SUS2 bit equal to 1 or WIP bit equal to 0, the Suspend command will be ignored by the device. The WIP bit will be cleared from 1 to 0 within "tsus" and the SUS1/SUS2 bit will be set from 0 to 1 immediately after Program/Erase Suspend. A power-off during the suspend period will reset the device and release the suspend state. Figure 94 Program/Erase Suspend Sequence Diagram (SPI) Figure 95 Program/Erase Suspend Sequence Diagram (QPI and Quad DTR) ## 9.32 Program/Erase Resume (PER) (7AH) The Program/Erase Resume command must be written to resume the program or sector/block erase operation after a Program/Erase Suspend command. The Program/Erase Resume command will be accepted by the device only if the SUS1/SUS2 bit equal to 1 and the WIP bit equal to 0. After issued the SUS1/SUS2 bit in the status register will be cleared from 1 to 0 immediately, the WIP bit will be set from 0 to 1 within 200ns and the Sector or Block will complete the erase operation or the page will complete the program operation. The Program/Erase Resume command will be ignored unless a Program/Erase Suspend is active. Figure 96 Program/Erase Resume Sequence Diagram Figure 97 Program/Erase Resume Sequence Diagram (QPI and Quad DTR) ### 9.33 Erase Security Registers (44H) The GD55LT01GE provides 4K-Byte Security Registers which can be erased and programmed individually. These registers may be used by the system manufacturers to store security and other important information separately from the main memory array. The Erase Security Registers command is similar to Sector/Block Erase command. A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit. The Erase Security Registers command sequence: CS# goes low $\rightarrow$ sending Erase Security Registers command $\rightarrow$ CS# goes high. CS# must be driven high after the eighth bit of the last address Byte has been latched in; otherwise the Erase Security Registers command is not executed. As soon as CS# is driven high, the self-timed Erase Security Registers cycle (whose duration is $t_{SE}$ ) is initiated. While the Erase Security Registers cycle is in progress, the Status Register may be read to check the value of the Write in Progress (WIP) bit. The Write in Progress (WIP) bit is 1 during the self-timed Erase Security Registers cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. The Security Registers Lock Bit in the Configuration Register can be used to OTP protect the security registers. Once the bit is set to 1, the Security Registers will be permanently locked; the Erase Security Registers command will be ignored. | Address | A23-16 | A15-12 | A11-0 | |-------------------|--------|--------|------------| | Security Register | 00H | 0000 | Don't care | Figure 98 Erase Security Registers command Sequence Diagram (SPI) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. Figure 99 Erase Security Registers command Sequence Diagram (QPI) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. Figure 100 Erase Security Registers command Sequence Diagram (Quad DTR) ### 9.34 Program Security Registers (42H) The Program Security Registers command is similar to the Page Program command. The security register contains 16 pages content. A Write Enable (WREN) command must previously have been executed to set the Write Enable Latch (WEL) bit before sending the Program Security Registers command. The Program Security Registers command is entered by driving CS# Low, followed by the command code (42H), three address Bytes and at least one data Byte on SI. As soon as CS# is driven high, the self-timed Program Security Registers cycle (whose duration is tPP) is initiated. While the Program Security Registers cycle is in progress, the Status Register may be read to check the value of the Write in Progress (WIP) bit. The Write in Progress (WIP) bit is 1 during the self-timed Program Security Registers cycle, and is 0 when it is completed. At some unspecified time before the cycle is completed, the Write Enable Latch (WEL) bit is reset. If the Security Registers Lock Bit is set to 1, the Security Registers will be permanently locked. Program Security Registers command will be ignored. | Address | A23-16 | A15-12 | A11-8 | A7-0 | |-------------------|--------|--------|--------------|--------------| | Security Register | 00H | 0000 | Page Address | Byte Address | Figure 101 Program Security Registers command Sequence Diagram (SPI) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. Figure 102 Program Security Registers command Sequence Diagram (QPI) CS# 0 2 3 5 1 6 **SCLK** Byte 1 Data V Data IO[3:0] 42H Addr. Addr Addr. Addr Addr Addr CS# 8 260 261 **SCLK** Byte 3 Byte 255 Byte 256 Byte 2 Byte 4~254 'Data √ Data 'Data √ Data Data' Data' IO[3:0] Data in Figure 103 Program Security Registers command Sequence Diagram (Quad DTR) #### 9.35 Read Security Registers (48H) The Read Security Registers command is similar to Fast Read command. The command is followed by a 3-Byte address (A23-A0) and a dummy Byte, and each bit is latched-in on the rising edge of SCLK. Then the memory content, at that address, is shifted out on SO, and each bit is shifted out, at a Max frequency fC, on the falling edge of SCLK. The first Byte addressed can be at any location. The address is automatically incremented to the next higher address after each Byte of data is shifted out. Once the A11-A0 address reaches the last Byte of the register (Byte FFFH), it will reset to 000H, the command is completed by driving CS# high. | Address | A23-16 | A15-12 | A11-8 | A7-0 | |-------------------|--------|--------|--------------|--------------| | Security Register | 00H | 0000 | Page Address | Byte Address | Figure 104 Read Security Registers command Sequence Diagram (SPI) Figure 105 Read Security Registers command Sequence Diagram (QPI) Figure 106 Read Security Registers command Sequence Diagram (Quad DTR) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. ### 9.36 Individual Block/Sector Lock (36H)/Unlock (39H)/Read (3DH) The individual block/sector lock provides an alternative way to protect the memory array from adverse Erase/Program. In order to use the Individual Block/Sector Locks, the WPS bit in Configuration Register bit 2 at address 04h must be set to 0. If WPS=1, the write protection will be determined by the combination of BP (4:0) bits in the Status Register. The individual Block/Sector Lock command (36H) sequence: CS# goes low $\rightarrow$ SI: Sending individual Block/Sector Lock command $\rightarrow$ SI: Sending 3-Byte or 4-Byte individual Block/Sector Lock Address $\rightarrow$ CS# goes high. The individual Block/Sector Unlock command (39H) sequence: CS# goes low →SI: Sending individual Block/Sector Unlock command → SI: Sending 3-Byte or 4-Byte individual Block/Sector Lock Address → CS# goes high. The Read individual Block/Sector lock command (3DH) sequence: CS# goes low $\rightarrow$ SI: Sending Read individual Block/Sector Lock command $\rightarrow$ SI: Sending 3-Byte or 4-Byte individual Block/Sector Lock Address $\rightarrow$ SO: The Block/Sector Lock Bit will out $\rightarrow$ CS# goes high. If the least significant bit (LSB) is1, the corresponding block/sector is locked, if the LSB is 0, the corresponding block/sector is unlocked, Erase/Program operation can be performed. Figure 107 Individual Block/Sector Lock command Sequence Diagram (SPI) Figure 108 Individual Block/Sector Lock command Sequence Diagram (QPI) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. Figure 109 Individual Block/Sector Lock command Sequence Diagram (Quad DTR) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. Figure 110 Individual Block/Sector Unlock command Sequence Diagram (SPI) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. Figure 111 Individual Block/Sector Unlock command Sequence Diagram (QPI) Figure 113 Read Individual Block/Sector lock command Sequence Diagram (SPI) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. Figure 114 Read Individual Block/Sector lock command Sequence Diagram (QPI) Note: The device default is in 24-bit address mode. For 4-Byte mode, the address length becomes 32-bit. Figure 115 Read Individual Block/Sector lock command Sequence Diagram (Quad DTR) ### 9.37 Global Block/Sector Lock (7EH) or Unlock (98H) All Block/Sector Lock bits can be set to 1 by the Global Block/Sector Lock command, or can set to 0 by the Global Block/Sector Unlock command. The Global Block/Sector Lock command (7EH) sequence: CS# goes low →SI: Sending Global Block/Sector Lock command → CS# goes high. The Global Block/Sector Unlock command (98H) sequence: CS# goes low →SI: Sending Global Block/Sector Unlock command → CS# goes high. Figure 116 Global Block/Sector Lock Sequence Diagram (SPI) Figure 117 Global Block/Sector Lock Sequence Diagram (QPI and Quad DTR) Figure 118 Global Block/Sector Unlock Sequence Diagram (SPI) Figure 119 Global Block/Sector Unlock Sequence Diagram (QPI and Quad DTR) ### 9.38 Enable Reset (66H) and Reset (99H) If the Reset command is accepted, any on-going internal operation (except in Continuous Read Mode) will be terminated and the device will return to its default power-on state and lose all the current volatile settings, such as Volatile Status Register bits, Write Enable Latch status (WEL), Program/Erase Suspend status, Read Parameter setting (P7-P0), Deep Power Down Mode, Continuous Read Mode bit setting (M7-M0). When Flash is in QPI Mode, DTR Mode or Continuous Read Mode (XIP), 66H&99H cannot reset Flash to power-on state. Therefore, it is recommended to send the following sequence to reset Flash in these modes: - 1. 8CLK with IO<3:0>= all "H" or all "L": ensure Flash quit XIP mode - 2. QPI format 66H/99H: ensure Flash in QPI mode and DTR mode can be reset - 3. SPI format 66H/99H: ensure Flash in SPI mode can be reset The "Enable Reset (66H)" and the "Reset (99H)" commands can be issued in either SPI or QPI mode. The "Reset (99H)" command sequence as follow: CS# goes low $\rightarrow$ Sending Enable Reset command $\rightarrow$ CS# goes high $\rightarrow$ CS# goes low $\rightarrow$ Sending Reset command $\rightarrow$ CS# goes high. Once the Reset command is accepted by the device, the device will take approximately tRST / tRST\_E to reset. During this period, no command will be accepted. Data corruption may happen if there is an on-going or suspended internal Erase or Program operation when Reset command sequence is accepted by the device. It is recommended to check the WIP bit and the SUS1/SUS2 bits in Flag Status Register before issuing the Reset command sequence. CS# 2 3 4 5 6 3 4 5 6 **SCLK** Command Command SI 66H 99H High-Z SO Figure 120 Enable Reset and Reset command Sequence Diagram (SPI) ## 9.39 Read Serial Flash Discoverable Parameter (5AH) The Serial Flash Discoverable Parameter (SFDP) standard provides a consistent method of describing the functional and feature capabilities of serial flash devices in a standard set of internal parameter tables. These parameter tables can be interrogated by host system software to enable adjustments needed to accommodate divergent features from multiple vendors. The concept is similar to the one found in the Introduction of JEDEC Standard, JESD68 on CFI. SFDP is a standard of JEDEC Standard No.216C. Figure 122 Read Serial Flash Discoverable Parameter command Sequence Diagram (SPI) Figure 123 Read Serial Flash Discoverable Parameter command Sequence Diagram (QPI) Figure 124 Read Serial Flash Discoverable Parameter command Sequence Diagram (DTR, QPI) Table 15 Signature and Parameter Identification Data Values (Please contact GigaDevice for details) ### **ELECTRICAL CHARACTERISTICS** ### 10.1 Power-On Timing Figure 125 Power-on Timing **Table 16 Power-Up Timing and Write Inhibit Threshold** | Symbol | Parameter | Min. | Max. | Unit | |--------|--------------------------------|------|------|------| | tVSL | VCC (min.) to device operation | 1.5 | | ms | | VWI | Write Inhibit Voltage | 1 | 1.4 | V | #### 10.2 Initial Delivery State The device is delivered with the memory array erased: all bits are set to 1 (each Byte contains FFH). The Status Register contains 00H (all Status Register bits are 0). # 10.3 Absolute Maximum Ratings | Parameter | Value | Unit | |--------------------------------------------------|-----------------|---------------| | Ambient Operating Temperature (T <sub>A</sub> ) | -40 to 85 | $^{\circ}$ | | | -40 to 105 | | | Storage Temperature | -65 to 150 | ${\mathbb C}$ | | Transient Input/Output Voltage (note: overshoot) | -2.0 to VCC+2.0 | V | | Applied Input/Output Voltage | -0.6 to VCC+0.4 | V | | VCC | -0.6 to 2.5 | V | Figure 126. Input Test Waveform and Measurement Level #### **Maximum Negative Overshoot Waveform** #### **Maximum Positive Overshoot Waveform** # **10.4 Capacitance Measurement Conditions** | Symbol | Parameter | Min | Тур. | Max | Unit | Conditions | |----------|-------------------------------------|------------------|------|-----|------|------------| | CIN/COUT | Input/Output Capacitance | | | 20 | "F | VIN=0V | | | (IO pins: IO[3:0]) | | | 20 | pF | VOUT=0V | | CIN | Input Capacitance (except IO pins) | | | 16 | pF | VIN=0V | | COUT | Output Capacitance (except IO pins) | | | 16 | pF | VOUT=0V | | CL | Load Capacitance | 30 | | pF | | | | | Input Rise And Fall time | | | 5 | ns | | | | Input Pulse Voltage | 0.1VCC to 0.8VCC | | V | | | | | Input Timing Reference Voltage | 0.2VCC to 0.7VCC | | V | | | | | Output Timing Reference Voltage | 0.5VCC | | V | | | Figure 127. Absolute Maximum Ratings Diagram ### 10.5 DC Characteristics (T<sub>A</sub> = -40°C~85°C, VCC=1.65~2.0V) | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit. | |------------------|--------------------------|-------------------------|---------|------|---------|-------| | lμ | Input Leakage Current | | | | ±4 | μA | | ILO | Output Leakage Current | | | | ±4 | μA | | laa. | Standby Current | CS#=VCC, | | 40 | 300 | | | lcc <sub>1</sub> | Standby Current | VIN=VCC or VSS | | 40 | 300 | μΑ | | lcc2 | Deep Power-Down Current | CS#=VCC, | | 12 | 100 | | | ICC2 | Deep Power-Down Current | VIN=VCC or VSS | | 12 | 100 | μA | | | | CLK=0.1VCC / 0.9VCC | | | | | | | Operating Current (Read) | at 166MHz, | | 30 | 50 | mA | | Іссз | | Q=Open(x4 I/O) | | | | | | ICC3 | | CLK=0.1VCC / 0.9VCC | | | | | | | | at 200MHz DTR, | | 50 | 70 | mA | | | | Q=Open(x4 I/O) | | | | | | I <sub>CC4</sub> | Operating Current (PP) | CS#=VCC | | 12 | 20 | mA | | I <sub>CC5</sub> | Operating Current (WRSR) | CS#=VCC | | 24 | 40 | mA | | Icc6 | Operating Current (SE) | CS#=VCC | | 12 | 20 | mA | | Icc7 | Operating Current (BE) | CS#=VCC | | 12 | 20 | mA | | I <sub>CC8</sub> | Operating Current (CE) | CS#=VCC | | 24 | 40 | mA | | VIL | Input Low Voltage | | -0.5 | | 0.2VCC | V | | V <sub>IH</sub> | Input High Voltage | | 0.7VCC | | VCC+0.4 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 100μA | | | 0.2 | V | | Voh | Output High Voltage | Іон = -100μΑ | VCC-0.2 | | | V | - 1. Typical value at $T_A = 25^{\circ}C$ , VCC = 1.8V. - 2. Value guaranteed by design and/or characterization, not 100% tested in production. $(T_A = -40^{\circ}C \sim 105^{\circ}C, VCC = 1.65 \sim 2.0V)$ | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit. | |------------------|--------------------------|--------------------------|---------|------|---------|-------| | ILI | Input Leakage Current | | | | ±4 | μA | | ILO | Output Leakage Current | | | | ±4 | μA | | Icc <sub>1</sub> | Standby Current | CS#=VCC, | | 40 | 600 | ^ | | ICC1 | Standby Current | VIN=VCC or VSS | | 40 | 000 | μA | | I <sub>CC2</sub> | Deep Power-Down Current | CS#=VCC, | | 12 | 200 | пΛ | | ICC2 | Deep Fower-Down Current | VIN=VCC or VSS | | 12 | 200 | μA | | | | CLK=0.1VCC / 0.9VCC | | | | | | | Operating Current (Read) | at 166MHz, | | 30 | 55 | mA | | Іссз | | Q=Open(x4 I/O) | | | | | | ICC3 | | CLK=0.1VCC / 0.9VCC | | | | | | | | at 200MHz DTR, | | 50 | 75 | 55 | | | | Q=Open(x4 I/O) | | | | | | I <sub>CC4</sub> | Operating Current (PP) | CS#=VCC | | 12 | 25 | mA | | I <sub>CC5</sub> | Operating Current (WRSR) | CS#=VCC | | 24 | 50 | mA | | Icc6 | Operating Current (SE) | CS#=VCC | | 12 | 25 | mA | | Icc7 | Operating Current (BE) | CS#=VCC | | 12 | 25 | mA | | Icc8 | Operating Current (CE) | CS#=VCC | | 24 | 50 | mA | | VIL | Input Low Voltage | | -0.5 | | 0.2VCC | V | | ViH | Input High Voltage | | 0.7VCC | | VCC+0.4 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 100μA | | | 0.2 | V | | V <sub>ОН</sub> | Output High Voltage | I <sub>OH</sub> = -100μA | VCC-0.2 | | | V | - 1. Typical value at $T_A = 25^{\circ}C$ , VCC = 1.8V. - 2. Value guaranteed by design and/or characterization, not 100% tested in production. # 10.6 AC Characteristics $(T_A = -40^{\circ}C \sim 85^{\circ}C, VCC = 1.65 \sim 2.0V, C_L = 12pF)$ | Symbol | Parameter | Min. | Тур. | Max. | Unit. | |-------------------|----------------------------------------------------|------------|---------------------------------------|------|--------| | r | Serial Clock Frequency for all instructions except | | | 166 | NAL I— | | f <sub>C1</sub> | Read (03H, 13H) in STR mode | | | 166 | MHz | | | Serial Clock Frequency for Fast Read in DTR Mode | | | | | | f <sub>C2</sub> | (0BH, 0CH, 6BH, 6CH, EBH, ECH, EDH, EEH in DTR | | | 200 | MHz | | | mode) | | | | | | $f_{R}$ | Serial Clock Frequency For: Read (03H, 13H) | | | 60 | MHz | | <b>t</b> clh | Serial Clock High Time | 45% (1/fc) | | | ns | | tcll | Serial Clock Low Time | 45% (1/fc) | | | ns | | | Serial Clock Rise Time (Slew Rate) (fSCLK≤100MHz) | 0.6 | | | V/ns | | t <sub>CLCH</sub> | Serial Clock Rise Time (Slew Rate) (fSCLK≤133MHz) | 0.8 | | | V/ns | | tchcl | Serial Clock Rise Time (Slew Rate) (fSCLK≤166MHz) | 1 | | | V/ns | | | Serial Clock Rise Time (Slew Rate) (fSCLK≤200MHz) | 1.2 | | | V/ns | | tslch | CS# Active Setup Time | 4 | | | ns | | tснsн | CS# Active Hold Time | 3 | | | ns | | tclsh | CS# Active Hold Time (DTR) | 3 | | | ns | | tsнсн | CS# Not Active Setup Time | 3 | | | ns | | tchsl | CS# Not Active Hold Time | 5 | | | ns | | | CS# High Time (Read) | 20 | | | ns | | t <sub>SHSL</sub> | CS# High Time (Write) | 40 | | | ns | | <b>t</b> shqz | Output Disable Time | | | 8 | ns | | t <sub>CLQX</sub> | | _ | | | | | <b>t</b> chqx | Output Hold Time | 1 | | | ns | | | Data In Setup Time (STR) (fSCLK≤133MHz) | 2 | | | ns | | t <sub>DVCH</sub> | Data In Setup Time (STR) (fSCLK≤166MHz) | 1 | | | ns | | | Data In Setup Time (DTR) (fSCLK≤100MHz) | 1 | | | ns | | tоvсн | Data In Setup Time (DTR) (fSCLK≤133MHz) | 0.8 | | | ns | | <b>t</b> DVCL | Data In Setup Time (DTR) (fSCLK≤166MHz) | 0.6 | | | ns | | | Data In Setup Time (DTR) (fSCLK≤200MHz) | 0.5 | | | ns | | | Data In Hold Time (STR) (fSCLK≤133MHz) | 2 | | | ns | | tchdx | Data In Hold Time (STR) (fSCLK≤166MHz) | 1 | | | ns | | | Data In Hold Time (DTR) (fSCLK≤100MHz) | 1 | | | ns | | tchdx | Data In Hold Time (DTR) (fSCLK≤133MHz) | 0.8 | | | ns | | $t_{CLDX}$ | Data In Hold Time (DTR) (fSCLK≤166MHz) | 0.6 | | | ns | | | Data In Hold Time (DTR) (fSCLK≤200MHz) | 0.5 | | | ns | | tqsv | Clock Transient to DQS Valid Time | Aligi | n to 30pF tC | LQV | ns | | | SIO Valid Skew Related to DQS (TFBGA, 12pF) | | · · · · · · · · · · · · · · · · · · · | 0.4 | ns | | toqsq | SIO Valid Skew Related to DQS (SOP, 12pF) | | | 0.6 | ns | | | SIO Hold Skew Factor (TFBGA, 12pF) | | | 0.4 | ns | | t <sub>QHS</sub> | SIO Hold Skew Factor (SOP, 12pF) | | | 0.6 | ns | | tclqv | Clock Transient to Output Valid (30pF) | | | 8 | ns | |--------------------|---------------------------------------------------------------------------------------|-----|------|-----|----| | <b>t</b> chqv | Clock Transient to Output Valid (12pF) | | | 6 | ns | | twnsl | Write Protect Setup Time Before CS# Low | 20 | | | ns | | tshwl | Write Protect Hold Time After CS# High | 100 | | | ns | | t <sub>DP</sub> | CS# High To Deep Power-Down Mode | | | 3 | μs | | t <sub>RES1</sub> | CS# High To Standby Mode Without Electronic Signature Read | | | 30 | μs | | tsus | CS# High To Next Command After Suspend | | | 20 | μs | | t <sub>RS</sub> | Latency Between Resume And Next Suspend | 100 | | | μs | | <b>t</b> RST | CS# High To Next Command After Reset (Except From Erase) | | | 40 | μs | | t <sub>RST_E</sub> | CS# High To Next Command After Reset (From Erase) | | | 25 | ms | | tw | Write Status Register Cycle Time Write Non-Volatile Configuration Register Cycle Time | | 2 | 20 | ms | | t <sub>BP1</sub> | Byte Program Time (First Byte) | | 30 | 70 | μs | | t <sub>BP2</sub> | Additional Byte Program Time (After First Byte) | | 2.5 | 12 | μs | | t <sub>PP</sub> | Page Programming Time | | 0.18 | 1.2 | ms | | t <sub>SE</sub> | Sector Erase Time | | 30 | 300 | ms | | t <sub>BE1</sub> | Block Erase Time (32K Bytes) | | 0.1 | 1.5 | S | | t <sub>BE2</sub> | Block Erase Time (64K Bytes) | | 0.2 | 2 | s | | tce | Chip Erase Time (GD55LT01GE) | | 100 | 300 | S | - 1. Typical value at T<sub>A</sub> = 25℃. - 2. Value guaranteed by design and/or characterization, not 100% tested in production. - 3. Time of CS# High To Next Command After Reset from 01H/B1H command would be tW + tRST $(T_A = -40^{\circ}C \sim 105^{\circ}C, VCC = 1.65 \sim 2.0V, C_L = 12pF)$ | Symbol | Parameter | Min. | Тур. | Max. | Unit. | |----------------------------|-------------------------------------------------------------------------------------------------------|------------|--------------|------|-------| | f <sub>C1</sub> | Serial Clock Frequency for all instructions except<br>Read (03H, 13H) in STR mode | | | 166 | MHz | | f <sub>C2</sub> | Serial Clock Frequency for Fast Read in DTR Mode (0BH, 0CH, 6BH, 6CH, EBH, ECH, EDH, EEH in DTR mode) | | | 200 | MHz | | f <sub>R</sub> | Serial Clock Frequency For: Read (03H, 13H) | | | 60 | MHz | | t <sub>CLH</sub> | Serial Clock High Time | 45% (1/fc) | | | ns | | t <sub>CLL</sub> | Serial Clock Low Time | 45% (1/fc) | | | ns | | | Serial Clock Rise Time (Slew Rate) (fSCLK≤100MHz) | 0.6 | | | V/ns | | tсьсн | Serial Clock Rise Time (Slew Rate) (fSCLK≤133MHz) | 0.8 | | | V/ns | | t <sub>CHCL</sub> | Serial Clock Rise Time (Slew Rate) (fSCLK≤166MHz) | 1 | | | V/ns | | | Serial Clock Rise Time (Slew Rate) (fSCLK≤200MHz) | 1 | | | V/ns | | <b>t</b> slch | CS# Active Setup Time | 4 | | | ns | | t <sub>CHSH</sub> | CS# Active Hold Time | 3 | | | ns | | t <sub>CLSH</sub> | CS# Active Hold Time (DTR) | 3 | | | ns | | tshch | CS# Not Active Setup Time | 3 | | | ns | | t <sub>CHSL</sub> | CS# Not Active Hold Time | 5 | | | ns | | | CS# High Time (Read) | 20 | | | ns | | <b>t</b> shsl | CS# High Time (Write) | 40 | | | ns | | tshqz | Output Disable Time | | | 8 | ns | | t <sub>CLQX</sub><br>tcнQX | Output Hold Time | 1 | | | ns | | | Data In Setup Time (STR) (fSCLK≤133MHz) | 2 | | | ns | | <b>t</b> DVCH | Data In Setup Time (STR) (fSCLK≤166MHz) | 1 | | | ns | | | Data In Setup Time (DTR) (fSCLK≤100MHz) | 1 | | | ns | | tоvсн | Data In Setup Time (DTR) (fSCLK≤133MHz) | 0.8 | | | ns | | t <sub>DVCL</sub> | Data In Setup Time (DTR) (fSCLK≤166MHz) | 0.6 | | | ns | | | Data In Setup Time (DTR) (fSCLK≤200MHz) | 0.5 | | | ns | | , | Data In Hold Time (STR) (fSCLK≤133MHz) | 2 | | | ns | | tchdx | Data In Hold Time (STR) (fSCLK≤166MHz) | 1 | | | ns | | | Data In Hold Time (DTR) (fSCLK≤100MHz) | 1 | | | ns | | t <sub>CHDX</sub> | Data In Hold Time (DTR) (fSCLK≤133MHz) | 0.8 | | | ns | | tcldx | Data In Hold Time (DTR) (fSCLK≤166MHz) | 0.6 | | | ns | | | Data In Hold Time (DTR) (fSCLK≤200MHz) | 0.5 | | | ns | | tosv | Clock Transient to DQS Valid Time | Alig | n to 30pF tC | LQV | ns | | , | SIO Valid Skew Related to DQS (TFBGA, 12pF) | | | 0.4 | ns | | t <sub>DQSQ</sub> | SIO Valid Skew Related to DQS (SOP, 12pF) | | | 0.6 | ns | | 1 | SIO Hold Skew Factor (TFBGA, 12pF) | | | 0.4 | ns | | <b>t</b> qhs | SIO Hold Skew Factor (SOP, 12pF) | | | 0.6 | ns | | | | 1 | | | | | |--------------------|------------------------------------------------------|-----|------|-----|-----|--| | tcLQV | Clock Transient to Output Valid (30pF) | | | 8 | ns | | | tснqv | Clock Transient to Output Valid (12pF) | | | 6 | ns | | | twnsl | Write Protect Setup Time Before CS# Low | 20 | | | ns | | | tshwl | Write Protect Hold Time After CS# High | 100 | | | ns | | | t <sub>DP</sub> | CS# High To Deep Power-Down Mode | | | 3 | μs | | | t | CS# High To Standby Mode Without Electronic | | | 30 | 110 | | | t <sub>RES1</sub> | Signature Read | | | 30 | μs | | | <b>t</b> sus | CS# High To Next Command After Suspend | | | 20 | μs | | | t <sub>RS</sub> | Latency Between Resume And Next Suspend | 100 | | | μs | | | 4 | CS# High To Next Command After Reset (Except | | | 40 | | | | <b>t</b> RST | From Erase) | | | 40 | μs | | | <b>+</b> | CS# High To Next Command After Reset (From | | | 25 | me | | | t <sub>RST_E</sub> | Erase) | | | 25 | ms | | | tw | Write Status Register Cycle Time | | 2 | 30 | ma | | | ιw | Write Non-Volatile Configuration Register Cycle Time | | 2 | 30 | ms | | | t <sub>BP1</sub> | Byte Program Time (First Byte) | | 30 | 140 | μs | | | t <sub>BP2</sub> | Additional Byte Program Time (After First Byte) | | 2.5 | 25 | μs | | | t <sub>PP</sub> | Page Programming Time | | 0.18 | 2 | ms | | | t <sub>SE</sub> | Sector Erase Time | | 30 | 500 | ms | | | t <sub>BE1</sub> | Block Erase Time (32K Bytes) | | 0.1 | 1.6 | s | | | t <sub>BE2</sub> | Block Erase Time (64K Bytes) | | 0.2 | 3 | s | | | tce | Chip Erase Time (GD55LT01GE) | | 100 | 450 | s | | - 1. Typical value at $T_A = 25^{\circ}C$ . - 2. Value guaranteed by design and/or characterization, not 100% tested in production. - 3. Time of CS# High To Next Command After Reset from 01H/B1H command would be tW + tRST Figure 128. Serial Input Timing Figure 129. Output Timing Figure 130. Serial Input Timing (DTR) Figure 131. Serial Output Timing (DTR) Figure 132. DQS Output Timing (DTR) Figure 133. Resume to Suspend Timing Diagram Figure 134. RESET Timing Table 17. Reset Timing | Symbol | Parameter | Min. | Тур. | Max. | Unit. | |-------------------|--------------------------------------------|------|------|------|-------| | t <sub>RLRH</sub> | Reset Pulse Width | 1 | | | μs | | t <sub>RHSL</sub> | Reset High Time Before Read | 50 | | | ns | | | Reset Recovery Time (From Read or Program) | | | 40 | μs | | t <sub>RB</sub> | Reset Recovery Time (From Erase) | | | 25 | ms | - 1. Time of Reset Recovery Time from 01H/B1H command would be tW + tRB - 2. The device need tRB (max) at most to get ready for all commands after RESET# low. #### 11 ORDERING INFORMATION <sup>\*</sup>This datasheet applies to temperature range I: Industrial (-40°C to +85°C), J: Industrial (-40°C to +105°C) and F: Industrial+ (-40°C to +85°C) only. Please contact GigaDevice sales for extended temperature industrial products and automotive products. <sup>\*\*</sup>F grade has implemented additional test flows to ensure higher product quality than I grade. #### 11.1 Valid Part Numbers Please contact GigaDevice regional sales for the latest product selection and available form factors. #### Temperature Range I: Industrial (-40°C to +85°C) | Product Number | Clock | Density | Package Type | | | |----------------|--------|---------|-------------------------------|--|--| | GD55LT01GEFIR | 166MHz | 1Gbit | SOP16 300mil | | | | GD55LT01GEBIR | 200MHz | 1Gbit | TFBGA-24ball (5x5 Ball Array) | | | ### Temperature Range J: Industrial (-40°C to +105°C) | Product Number | Clock | Density | Package Type | | | |----------------|--------|---------|-------------------------------|--|--| | GD55LT01GEFJR | 166MHz | 1Gbit | SOP16 300mil | | | | GD55LT01GEBJR | 200MHz | 1Gbit | TFBGA-24ball (5x5 Ball Array) | | | #### Temperature Range F: Industrial+ (-40°C to +85°C) | Product Number | Clock | Density | Package Type | |----------------|--------|---------|-------------------------------| | GD55LT01GEFFR | 166MHz | 1Gbit | SOP16 300mil | | GD55LT01GEBFR | 200MHz | 1Gbit | TFBGA-24ball (5x5 Ball Array) | ### 12 PACKAGE INFORMATION # 12.1 Package SOP16 300MIL #### **Dimensions** | | mbol<br>Init | A | <b>A</b> 1 | A2 | b | С | D | E | E1 | е | L | L1 | h | θ | |----|--------------|------|------------|------|------|------|-------|-------|------|------|------|------|------|---| | | Min | - | 0.10 | 2.05 | 0.31 | 0.10 | 10.20 | 10.10 | 7.40 | | 0.40 | | 0.25 | 0 | | mm | Nom | - | 0.20 | - | 0.41 | 0.25 | 10.30 | 10.30 | 7.50 | 1.27 | - | 1.40 | - | - | | | Max | 2.65 | 0.30 | 2.55 | 0.51 | 0.33 | 10.40 | 10.50 | 7.60 | | 1.27 | | 0.75 | 8 | - 1. Both the package length and width do not include the mold flash. - 2. Seating plane: Max. 0.1mm. # 12.2 Package TFBGA-24BALL (5x5 ball array) #### **Dimensions** | Symbol Unit | | A | A1 | A2 | b | E | E1 | D | D1 | е | |-------------|-----|------|------|------|------|------|------|------|------|------| | | Min | - | 0.25 | 0.75 | 0.35 | 5.90 | | 7.90 | | | | mm | Nom | - | 0.30 | 0.80 | 0.40 | 6.00 | 4.00 | 8.00 | 4.00 | 1.00 | | | Max | 1.20 | 0.35 | 0.85 | 0.45 | 6.10 | | 8.10 | | | Note: Both the package length and width do not include the mold flash. # **13 REVISION HISTORY** | | Version No | Description | Page | Date | |---|------------|-----------------|------|-----------| | Γ | 1.0 | Initial release | All | 2020-6-30 | ### **Important Notice** This document is the property of GigaDevice Semiconductor (Beijing) Inc. and its subsidiaries (the "Company"). This document, including any product of the Company described in this document (the "Product"), is owned by the Company under the intellectual property laws and treaties of the People's Republic of China and other jurisdictions worldwide. The Company reserves all rights under such laws and treaties and does not grant any license under its patents, copyrights, trademarks, or other intellectual property rights. The names and brands of third party referred thereto (if any) are the property of their respective owner and referred to for identification purposes only. The Company makes no warranty of any kind, express or implied, with regard to this document or any Product, including, but not limited to, the implied warranties of merchantability and fitness for a particular purpose. The Company does not assume any liability arising out of the application or use of any Product described in this document. Any information provided in this document is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Except for customized products which has been expressly identified in the applicable agreement, the Products are designed, developed, and/or manufactured for ordinary business, industrial, personal, and/or household applications only. The Products are not designed, intended, or authorized for use as components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, atomic energy control instruments, combustion control instruments, airplane or spaceship instruments, traffic signal instruments, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or Product could cause personal injury, death, property or environmental damage ("Unintended Uses"). Customers shall take any and all actions to ensure using and selling the Products in accordance with the applicable laws and regulations. The Company is not liable, in whole or in part, and customers shall and hereby do release the Company as well as it's suppliers and/or distributors from any claim, damage, or other liability arising from or related to all Unintended Uses of the Products. Customers shall indemnify and hold the Company as well as it's suppliers and/or distributors harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of the Products. Customers shall discard the device according to the local environmental law. Information in this document is provided solely in connection with the Products. The Company reserves the right to make changes, corrections, modifications or improvements to this document and the Products and services described herein at any time, without notice.